forked from len0rd/rockbox
This is needed on the jz4760b because if some data is loaded to DRAM, then it is cached and a disaster lurks if dcaches/icache are not flushed. Targets that needs this must define CONFIG_FLUSH_CACHES in target-config.h and implement target_flush_caches(). Currently MIPS has some generic code for mips32r1 that requires to define {D,I}CACHE_SIZE and {D,I}CACHE_LINE_SIZE in target-config.h Change-Id: I5a3fc085de9445d8c8a2eb61ae4e2dc9bb6b4e8e
76 lines
2.5 KiB
ArmAsm
76 lines
2.5 KiB
ArmAsm
/***************************************************************************
|
|
* __________ __ ___.
|
|
* Open \______ \ ____ ____ | | _\_ |__ _______ ___
|
|
* Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ /
|
|
* Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < <
|
|
* Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \
|
|
* \/ \/ \/ \/ \/
|
|
*
|
|
* Copyright (C) 2015 by Marcin Bukat
|
|
*
|
|
* This program is free software; you can redistribute it and/or
|
|
* modify it under the terms of the GNU General Public License
|
|
* as published by the Free Software Foundation; either version 2
|
|
* of the License, or (at your option) any later version.
|
|
*
|
|
* This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY
|
|
* KIND, either express or implied.
|
|
*
|
|
****************************************************************************/
|
|
#include "mips.h"
|
|
#include "target-config.h"
|
|
|
|
/* Handling of data abort:
|
|
* the code can register a "longjmp" buffer to restore the context in case of
|
|
* fault */
|
|
.data
|
|
.global data_abort_jmp_ctx_ptr
|
|
data_abort_jmp_ctx_ptr:
|
|
/* buffer contains in order: s0-s7, sp, s8, ra */
|
|
.skip 44 /* = 4 * (9 callee saved registers + sp + ra) */
|
|
|
|
.set noreorder
|
|
.section .icode, "ax", %progbits
|
|
/* Prototype: int set_data_abort_jmp()
|
|
* Return: 1 in case of data abort, 0 otherwise */
|
|
.global set_data_abort_jmp
|
|
set_data_abort_jmp:
|
|
la v0, data_abort_jmp_ctx_ptr
|
|
sw s0, 0(v0)
|
|
sw s1, 4(v0)
|
|
sw s2, 8(v0)
|
|
sw s3, 12(v0)
|
|
sw s4, 16(v0)
|
|
sw s5, 20(v0)
|
|
sw s6, 24(v0)
|
|
sw s7, 28(v0)
|
|
sw sp, 32(v0)
|
|
sw s8, 36(v0)
|
|
sw ra, 40(v0)
|
|
jr ra
|
|
move v0, zero
|
|
.set reorder
|
|
|
|
#ifdef CONFIG_FLUSH_CACHES
|
|
.set noreorder
|
|
.text
|
|
.global target_flush_caches
|
|
target_flush_caches:
|
|
/* commit dcache and invalidate icache */
|
|
la t0, 0x80000000 /* an idx op should use an unmappable address */
|
|
ori t1, t0, DCACHE_SIZE /* cache size */
|
|
reloc_dcache_loop:
|
|
cache DCIndexWBInv, 0(t0) /* invalidate and write-back dcache index */
|
|
addiu t0, t0, DCACHE_LINE_SIZE /* bytes per cache line */
|
|
bne t0, t1, reloc_dcache_loop
|
|
nop
|
|
la t0, 0x80000000 /* an idx op should use an unmappable address */
|
|
ori t1, t0, ICACHE_SIZE /* cache size */
|
|
reloc_icache_loop:
|
|
cache ICIndexInv, 0(t0) /* invalidate icache index */
|
|
addiu t0, t0, ICACHE_LINE_SIZE /* bytes per cache line */
|
|
bne t0, t1, reloc_icache_loop
|
|
nop
|
|
jr ra
|
|
nop
|
|
#endif
|