mirror of
https://github.com/FreeRTOS/FreeRTOS-Kernel.git
synced 2025-08-19 17:48:33 -04:00
Add FreeRTOS-Plus directory.
This commit is contained in:
parent
7bd5f21ad5
commit
f508a5f653
6798 changed files with 134949 additions and 19 deletions
|
@ -0,0 +1,51 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : cortexm3_macro.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : Header file for cortexm3_macro.s.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __CORTEXM3_MACRO_H
|
||||
#define __CORTEXM3_MACRO_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_type.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void __WFI(void);
|
||||
void __WFE(void);
|
||||
void __SEV(void);
|
||||
void __ISB(void);
|
||||
void __DSB(void);
|
||||
void __DMB(void);
|
||||
void __SVC(void);
|
||||
u32 __MRS_CONTROL(void);
|
||||
void __MSR_CONTROL(u32 Control);
|
||||
void __SETPRIMASK(void);
|
||||
void __RESETPRIMASK(void);
|
||||
void __SETFAULTMASK(void);
|
||||
void __RESETFAULTMASK(void);
|
||||
void __BASEPRICONFIG(u32 NewPriority);
|
||||
u32 __GetBASEPRI(void);
|
||||
u16 __REV_HalfWord(u16 Data);
|
||||
u32 __REV_Word(u32 Data);
|
||||
|
||||
#endif /* __CORTEXM3_MACRO_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
179
FreeRTOS/Demo/Common/drivers/ST/STM32F10xFWLib/inc/lcd.h
Normal file
179
FreeRTOS/Demo/Common/drivers/ST/STM32F10xFWLib/inc/lcd.h
Normal file
|
@ -0,0 +1,179 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : lcd.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : mm/dd/yyyy
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* lcd software driver.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* mm/dd/yyyy
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __LCD_H
|
||||
#define __LCD_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_lib.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* LCD Registers */
|
||||
#define R0 0x00
|
||||
#define R1 0x01
|
||||
#define R2 0x02
|
||||
#define R3 0x03
|
||||
#define R5 0x05
|
||||
#define R6 0x06
|
||||
#define R13 0x0D
|
||||
#define R14 0x0E
|
||||
#define R15 0x0F
|
||||
#define R16 0x10
|
||||
#define R17 0x11
|
||||
#define R18 0x12
|
||||
#define R19 0x13
|
||||
#define R20 0x14
|
||||
#define R21 0x15
|
||||
#define R22 0x16
|
||||
#define R23 0x17
|
||||
#define R24 0x18
|
||||
#define R25 0x19
|
||||
#define R26 0x1A
|
||||
#define R27 0x1B
|
||||
#define R28 0x1C
|
||||
#define R29 0x1D
|
||||
#define R30 0x1E
|
||||
#define R31 0x1F
|
||||
#define R32 0x20
|
||||
#define R36 0x24
|
||||
#define R37 0x25
|
||||
#define R40 0x28
|
||||
#define R43 0x2B
|
||||
#define R45 0x2D
|
||||
#define R49 0x31
|
||||
#define R50 0x32
|
||||
#define R51 0x33
|
||||
#define R52 0x34
|
||||
#define R53 0x35
|
||||
#define R55 0x37
|
||||
#define R59 0x3B
|
||||
#define R60 0x3C
|
||||
#define R61 0x3D
|
||||
#define R62 0x3E
|
||||
#define R63 0x3F
|
||||
#define R64 0x40
|
||||
#define R65 0x41
|
||||
#define R66 0x42
|
||||
#define R67 0x43
|
||||
#define R68 0x44
|
||||
#define R69 0x45
|
||||
#define R70 0x46
|
||||
#define R71 0x47
|
||||
#define R72 0x48
|
||||
#define R73 0x49
|
||||
#define R74 0x4A
|
||||
#define R75 0x4B
|
||||
#define R76 0x4C
|
||||
#define R77 0x4D
|
||||
#define R78 0x4E
|
||||
#define R79 0x4F
|
||||
#define R80 0x50
|
||||
#define R118 0x76
|
||||
#define R134 0x86
|
||||
#define R135 0x87
|
||||
#define R136 0x88
|
||||
#define R137 0x89
|
||||
#define R139 0x8B
|
||||
#define R140 0x8C
|
||||
#define R141 0x8D
|
||||
#define R143 0x8F
|
||||
#define R144 0x90
|
||||
#define R145 0x91
|
||||
#define R146 0x92
|
||||
#define R147 0x93
|
||||
#define R148 0x94
|
||||
#define R149 0x95
|
||||
#define R150 0x96
|
||||
#define R151 0x97
|
||||
#define R152 0x98
|
||||
#define R153 0x99
|
||||
#define R154 0x9A
|
||||
#define R157 0x9D
|
||||
#define R192 0xC0
|
||||
#define R193 0xC1
|
||||
|
||||
/* LCD Control pins */
|
||||
#define CtrlPin_NCS GPIO_Pin_2 /* PB.02 */
|
||||
#define CtrlPin_RS GPIO_Pin_7 /* PD.07 */
|
||||
#define CtrlPin_NWR GPIO_Pin_15 /* PD.15 */
|
||||
|
||||
/* LCD color */
|
||||
#define White 0xFFFF
|
||||
#define Black 0x0000
|
||||
#define Blue 0x001F
|
||||
#define Orange 0x051F
|
||||
#define Red 0xF800
|
||||
#define Magenta 0xF81F
|
||||
#define Green 0x07E0
|
||||
#define Cyan 0x7FFF
|
||||
#define Yellow 0xFFE0
|
||||
|
||||
#define Line0 0
|
||||
#define Line1 24
|
||||
#define Line2 48
|
||||
#define Line3 72
|
||||
#define Line4 96
|
||||
#define Line5 120
|
||||
#define Line6 144
|
||||
#define Line7 168
|
||||
#define Line8 192
|
||||
#define Line9 216
|
||||
|
||||
#define Horizontal 0x00
|
||||
#define Vertical 0x01
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
/*----- High layer function -----*/
|
||||
void LCD_Init(void);
|
||||
void LCD_SetTextColor(vu16 Color);
|
||||
void LCD_SetBackColor(vu16 Color);
|
||||
void LCD_ClearLine(u8 Line);
|
||||
void LCD_Clear(void);
|
||||
void LCD_SetCursor(u8 Xpos, u16 Ypos);
|
||||
void LCD_DrawChar(u8 Xpos, u16 Ypos, uc16 *c);
|
||||
void LCD_DisplayChar(u8 Line, u16 Column, u8 Ascii);
|
||||
void LCD_DisplayStringLine(u8 Line, u8 *ptr);
|
||||
void LCD_DisplayString(u8 Line, u8 *ptr);
|
||||
void LCD_ScrollText(u8 Line, u8 *ptr);
|
||||
void LCD_SetDisplayWindow(u8 Xpos, u16 Ypos, u8 Height, u16 Width);
|
||||
void LCD_DrawLine(u8 Xpos, u16 Ypos, u16 Length, u8 Direction);
|
||||
void LCD_DrawRect(u8 Xpos, u16 Ypos, u8 Height, u16 Width);
|
||||
void LCD_DrawCircle(u8 Xpos, u16 Ypos, u16 Radius);
|
||||
void LCD_DrawMonoPict(uc32 *Pict);
|
||||
void LCD_DrawBMP(u32 BmpAddress);
|
||||
|
||||
/*----- Medium layer function -----*/
|
||||
void LCD_WriteReg(u8 LCD_Reg, u8 LCD_RegValue);
|
||||
u8 LCD_ReadReg(u8 LCD_Reg);
|
||||
void LCD_WriteRAM(u16 RGB_Code);
|
||||
u16 LCD_ReadRAM(void);
|
||||
void LCD_PowerOn(void);
|
||||
void LCD_DisplayOn(void);
|
||||
void LCD_DisplayOff(void);
|
||||
|
||||
/*----- Low layer function -----*/
|
||||
void LCD_CtrlLinesConfig(void);
|
||||
void LCD_CtrlLinesWrite(GPIO_TypeDef* GPIOx, u16 CtrlPins, BitAction BitVal);
|
||||
void LCD_SPIConfig(void);
|
||||
|
||||
#endif /* __LCD_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
166
FreeRTOS/Demo/Common/drivers/ST/STM32F10xFWLib/inc/misc.h
Normal file
166
FreeRTOS/Demo/Common/drivers/ST/STM32F10xFWLib/inc/misc.h
Normal file
|
@ -0,0 +1,166 @@
|
|||
/**
|
||||
******************************************************************************
|
||||
* @file misc.h
|
||||
* @author MCD Application Team
|
||||
* @version V3.0.0
|
||||
* @date 04/06/2009
|
||||
* @brief This file contains all the functions prototypes for the
|
||||
* miscellaneous firmware library functions.
|
||||
******************************************************************************
|
||||
* @copy
|
||||
*
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
|
||||
* TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
|
||||
* DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
|
||||
* FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
|
||||
* CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*
|
||||
* <h2><center>© COPYRIGHT 2009 STMicroelectronics</center></h2>
|
||||
*/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __MISC_H
|
||||
#define __MISC_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x.h"
|
||||
|
||||
/** @addtogroup StdPeriph_Driver
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @addtogroup MISC
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup MISC_Exported_Types
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @brief NVIC Init Structure definition
|
||||
*/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint8_t NVIC_IRQChannel;
|
||||
uint8_t NVIC_IRQChannelPreemptionPriority;
|
||||
uint8_t NVIC_IRQChannelSubPriority;
|
||||
FunctionalState NVIC_IRQChannelCmd;
|
||||
} NVIC_InitTypeDef;
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup MISC_Exported_Constants
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup Vector_Table_Base
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define NVIC_VectTab_RAM ((uint32_t)0x20000000)
|
||||
#define NVIC_VectTab_FLASH ((uint32_t)0x08000000)
|
||||
#define IS_NVIC_VECTTAB(VECTTAB) (((VECTTAB) == NVIC_VectTab_RAM) || \
|
||||
((VECTTAB) == NVIC_VectTab_FLASH))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup System_Low_Power
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define NVIC_LP_SEVONPEND ((uint8_t)0x10)
|
||||
#define NVIC_LP_SLEEPDEEP ((uint8_t)0x04)
|
||||
#define NVIC_LP_SLEEPONEXIT ((uint8_t)0x02)
|
||||
#define IS_NVIC_LP(LP) (((LP) == NVIC_LP_SEVONPEND) || \
|
||||
((LP) == NVIC_LP_SLEEPDEEP) || \
|
||||
((LP) == NVIC_LP_SLEEPONEXIT))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup Preemption_Priority_Group
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define NVIC_PriorityGroup_0 ((uint32_t)0x700) /* 0 bits for pre-emption priority
|
||||
4 bits for subpriority */
|
||||
#define NVIC_PriorityGroup_1 ((uint32_t)0x600) /* 1 bits for pre-emption priority
|
||||
3 bits for subpriority */
|
||||
#define NVIC_PriorityGroup_2 ((uint32_t)0x500) /* 2 bits for pre-emption priority
|
||||
2 bits for subpriority */
|
||||
#define NVIC_PriorityGroup_3 ((uint32_t)0x400) /* 3 bits for pre-emption priority
|
||||
1 bits for subpriority */
|
||||
#define NVIC_PriorityGroup_4 ((uint32_t)0x300) /* 4 bits for pre-emption priority
|
||||
0 bits for subpriority */
|
||||
|
||||
#define IS_NVIC_PRIORITY_GROUP(GROUP) (((GROUP) == NVIC_PriorityGroup_0) || \
|
||||
((GROUP) == NVIC_PriorityGroup_1) || \
|
||||
((GROUP) == NVIC_PriorityGroup_2) || \
|
||||
((GROUP) == NVIC_PriorityGroup_3) || \
|
||||
((GROUP) == NVIC_PriorityGroup_4))
|
||||
|
||||
#define IS_NVIC_PREEMPTION_PRIORITY(PRIORITY) ((PRIORITY) < 0x10)
|
||||
|
||||
#define IS_NVIC_SUB_PRIORITY(PRIORITY) ((PRIORITY) < 0x10)
|
||||
|
||||
#define IS_NVIC_OFFSET(OFFSET) ((OFFSET) < 0x0007FFFF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SysTick_clock_source
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SysTick_CLKSource_HCLK_Div8 ((uint32_t)0xFFFFFFFB)
|
||||
#define SysTick_CLKSource_HCLK ((uint32_t)0x00000004)
|
||||
#define IS_SYSTICK_CLK_SOURCE(SOURCE) (((SOURCE) == SysTick_CLKSource_HCLK) || \
|
||||
((SOURCE) == SysTick_CLKSource_HCLK_Div8))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup MISC_Exported_Macros
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup MISC_Exported_Functions
|
||||
* @{
|
||||
*/
|
||||
|
||||
void NVIC_PriorityGroupConfig(uint32_t NVIC_PriorityGroup);
|
||||
void NVIC_Init(NVIC_InitTypeDef* NVIC_InitStruct);
|
||||
void NVIC_SetVectorTable(uint32_t NVIC_VectTab, uint32_t Offset);
|
||||
void NVIC_SystemLPConfig(uint8_t LowPowerMode, FunctionalState NewState);
|
||||
void SysTick_CLKSourceConfig(uint32_t SysTick_CLKSource);
|
||||
|
||||
#endif /* __MISC_H */
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/******************* (C) COPYRIGHT 2009 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,53 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : spi_flash.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 02/05/2007
|
||||
* Description : Header for spi_flash.c file.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __SPI_FLASH_H
|
||||
#define __SPI_FLASH_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_lib.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
#define Low 0x00 /* Chip Select line low */
|
||||
#define High 0x01 /* Chip Select line high */
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
/*----- High layer function -----*/
|
||||
void SPI_FLASH_Init(void);
|
||||
void SPI_FLASH_SectorErase(u32 SectorAddr);
|
||||
void SPI_FLASH_BulkErase(void);
|
||||
void SPI_FLASH_PageWrite(u8* pBuffer, u32 WriteAddr, u16 NumByteToWrite);
|
||||
void SPI_FLASH_BufferWrite(u8* pBuffer, u32 WriteAddr, u16 NumByteToWrite);
|
||||
void SPI_FLASH_BufferRead(u8* pBuffer, u32 ReadAddr, u16 NumByteToRead);
|
||||
u32 SPI_FLASH_ReadID(void);
|
||||
void SPI_FLASH_StartReadSequence(u32 ReadAddr);
|
||||
|
||||
/*----- Low layer function -----*/
|
||||
u8 SPI_FLASH_ReadByte(void);
|
||||
void SPI_FLASH_ChipSelect(u8 State);
|
||||
u8 SPI_FLASH_SendByte(u8 byte);
|
||||
u16 SPI_FLASH_SendHalfWord(u16 HalfWord);
|
||||
void SPI_FLASH_WriteEnable(void);
|
||||
void SPI_FLASH_WaitForWriteEnd(void);
|
||||
|
||||
#endif /* __SPI_FLASH_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,269 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_adc.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* ADC firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_ADC_H
|
||||
#define __STM32F10x_ADC_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* ADC Init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u32 ADC_Mode;
|
||||
FunctionalState ADC_ScanConvMode;
|
||||
FunctionalState ADC_ContinuousConvMode;
|
||||
u32 ADC_ExternalTrigConv;
|
||||
u32 ADC_DataAlign;
|
||||
u8 ADC_NbrOfChannel;
|
||||
}ADC_InitTypeDef;
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* ADC dual mode -------------------------------------------------------------*/
|
||||
#define ADC_Mode_Independent ((u32)0x00000000)
|
||||
#define ADC_Mode_RegInjecSimult ((u32)0x00010000)
|
||||
#define ADC_Mode_RegSimult_AlterTrig ((u32)0x00020000)
|
||||
#define ADC_Mode_InjecSimult_FastInterl ((u32)0x00030000)
|
||||
#define ADC_Mode_InjecSimult_SlowInterl ((u32)0x00040000)
|
||||
#define ADC_Mode_InjecSimult ((u32)0x00050000)
|
||||
#define ADC_Mode_RegSimult ((u32)0x00060000)
|
||||
#define ADC_Mode_FastInterl ((u32)0x00070000)
|
||||
#define ADC_Mode_SlowInterl ((u32)0x00080000)
|
||||
#define ADC_Mode_AlterTrig ((u32)0x00090000)
|
||||
|
||||
#define IS_ADC_MODE(MODE) ((MODE == ADC_Mode_Independent) || \
|
||||
(MODE == ADC_Mode_RegInjecSimult) || \
|
||||
(MODE == ADC_Mode_RegSimult_AlterTrig) || \
|
||||
(MODE == ADC_Mode_InjecSimult_FastInterl) || \
|
||||
(MODE == ADC_Mode_InjecSimult_SlowInterl) || \
|
||||
(MODE == ADC_Mode_InjecSimult) || \
|
||||
(MODE == ADC_Mode_RegSimult) || \
|
||||
(MODE == ADC_Mode_FastInterl) || \
|
||||
(MODE == ADC_Mode_SlowInterl) || \
|
||||
(MODE == ADC_Mode_AlterTrig))
|
||||
|
||||
/* ADC extrenal trigger sources for regular channels conversion --------------*/
|
||||
#define ADC_ExternalTrigConv_T1_CC1 ((u32)0x00000000)
|
||||
#define ADC_ExternalTrigConv_T1_CC2 ((u32)0x00020000)
|
||||
#define ADC_ExternalTrigConv_T1_CC3 ((u32)0x00040000)
|
||||
#define ADC_ExternalTrigConv_T2_CC2 ((u32)0x00060000)
|
||||
#define ADC_ExternalTrigConv_T3_TRGO ((u32)0x00080000)
|
||||
#define ADC_ExternalTrigConv_T4_CC4 ((u32)0x000A0000)
|
||||
#define ADC_ExternalTrigConv_Ext_IT11 ((u32)0x000C0000)
|
||||
#define ADC_ExternalTrigConv_None ((u32)0x000E0000)
|
||||
|
||||
#define IS_ADC_EXT_TRIG(TRIG1) ((TRIG1 == ADC_ExternalTrigConv_T1_CC1) || \
|
||||
(TRIG1 == ADC_ExternalTrigConv_T1_CC2) || \
|
||||
(TRIG1 == ADC_ExternalTrigConv_T1_CC3) || \
|
||||
(TRIG1 == ADC_ExternalTrigConv_T2_CC2) || \
|
||||
(TRIG1 == ADC_ExternalTrigConv_T3_TRGO) || \
|
||||
(TRIG1 == ADC_ExternalTrigConv_T4_CC4) || \
|
||||
(TRIG1 == ADC_ExternalTrigConv_Ext_IT11) || \
|
||||
(TRIG1 == ADC_ExternalTrigConv_None))
|
||||
|
||||
/* ADC data align ------------------------------------------------------------*/
|
||||
#define ADC_DataAlign_Right ((u32)0x00000000)
|
||||
#define ADC_DataAlign_Left ((u32)0x00000800)
|
||||
|
||||
#define IS_ADC_DATA_ALIGN(ALIGN) ((ALIGN == ADC_DataAlign_Right) || \
|
||||
(ALIGN == ADC_DataAlign_Left))
|
||||
|
||||
/* ADC channels --------------------------------------------------------------*/
|
||||
#define ADC_Channel_0 ((u8)0x00)
|
||||
#define ADC_Channel_1 ((u8)0x01)
|
||||
#define ADC_Channel_2 ((u8)0x02)
|
||||
#define ADC_Channel_3 ((u8)0x03)
|
||||
#define ADC_Channel_4 ((u8)0x04)
|
||||
#define ADC_Channel_5 ((u8)0x05)
|
||||
#define ADC_Channel_6 ((u8)0x06)
|
||||
#define ADC_Channel_7 ((u8)0x07)
|
||||
#define ADC_Channel_8 ((u8)0x08)
|
||||
#define ADC_Channel_9 ((u8)0x09)
|
||||
#define ADC_Channel_10 ((u8)0x0A)
|
||||
#define ADC_Channel_11 ((u8)0x0B)
|
||||
#define ADC_Channel_12 ((u8)0x0C)
|
||||
#define ADC_Channel_13 ((u8)0x0D)
|
||||
#define ADC_Channel_14 ((u8)0x0E)
|
||||
#define ADC_Channel_15 ((u8)0x0F)
|
||||
#define ADC_Channel_16 ((u8)0x10)
|
||||
#define ADC_Channel_17 ((u8)0x11)
|
||||
|
||||
#define IS_ADC_CHANNEL(CHANNEL) ((CHANNEL == ADC_Channel_0) || (CHANNEL == ADC_Channel_1) || \
|
||||
(CHANNEL == ADC_Channel_2) || (CHANNEL == ADC_Channel_3) || \
|
||||
(CHANNEL == ADC_Channel_4) || (CHANNEL == ADC_Channel_5) || \
|
||||
(CHANNEL == ADC_Channel_6) || (CHANNEL == ADC_Channel_7) || \
|
||||
(CHANNEL == ADC_Channel_8) || (CHANNEL == ADC_Channel_9) || \
|
||||
(CHANNEL == ADC_Channel_10) || (CHANNEL == ADC_Channel_11) || \
|
||||
(CHANNEL == ADC_Channel_12) || (CHANNEL == ADC_Channel_13) || \
|
||||
(CHANNEL == ADC_Channel_14) || (CHANNEL == ADC_Channel_15) || \
|
||||
(CHANNEL == ADC_Channel_16) || (CHANNEL == ADC_Channel_17))
|
||||
|
||||
/* ADC sampling times --------------------------------------------------------*/
|
||||
#define ADC_SampleTime_1Cycles5 ((u8)0x00)
|
||||
#define ADC_SampleTime_7Cycles5 ((u8)0x01)
|
||||
#define ADC_SampleTime_13Cycles5 ((u8)0x02)
|
||||
#define ADC_SampleTime_28Cycles5 ((u8)0x03)
|
||||
#define ADC_SampleTime_41Cycles5 ((u8)0x04)
|
||||
#define ADC_SampleTime_55Cycles5 ((u8)0x05)
|
||||
#define ADC_SampleTime_71Cycles5 ((u8)0x06)
|
||||
#define ADC_SampleTime_239Cycles5 ((u8)0x07)
|
||||
|
||||
#define IS_ADC_SAMPLE_TIME(TIME) ((TIME == ADC_SampleTime_1Cycles5) || \
|
||||
(TIME == ADC_SampleTime_7Cycles5) || \
|
||||
(TIME == ADC_SampleTime_13Cycles5) || \
|
||||
(TIME == ADC_SampleTime_28Cycles5) || \
|
||||
(TIME == ADC_SampleTime_41Cycles5) || \
|
||||
(TIME == ADC_SampleTime_55Cycles5) || \
|
||||
(TIME == ADC_SampleTime_71Cycles5) || \
|
||||
(TIME == ADC_SampleTime_239Cycles5))
|
||||
|
||||
/* ADC extrenal trigger sources for injected channels conversion -------------*/
|
||||
#define ADC_ExternalTrigInjecConv_T1_TRGO ((u32)0x00000000)
|
||||
#define ADC_ExternalTrigInjecConv_T1_CC4 ((u32)0x00001000)
|
||||
#define ADC_ExternalTrigInjecConv_T2_TRGO ((u32)0x00002000)
|
||||
#define ADC_ExternalTrigInjecConv_T2_CC1 ((u32)0x00003000)
|
||||
#define ADC_ExternalTrigInjecConv_T3_CC4 ((u32)0x00004000)
|
||||
#define ADC_ExternalTrigInjecConv_T4_TRGO ((u32)0x00005000)
|
||||
#define ADC_ExternalTrigInjecConv_Ext_IT15 ((u32)0x00006000)
|
||||
#define ADC_ExternalTrigInjecConv_None ((u32)0x00007000)
|
||||
|
||||
#define IS_ADC_EXT_INJEC_TRIG(TRIG) ((TRIG == ADC_ExternalTrigInjecConv_T1_TRGO) || \
|
||||
(TRIG == ADC_ExternalTrigInjecConv_T1_CC4) || \
|
||||
(TRIG == ADC_ExternalTrigInjecConv_T2_TRGO) || \
|
||||
(TRIG == ADC_ExternalTrigInjecConv_T2_CC1) || \
|
||||
(TRIG == ADC_ExternalTrigInjecConv_T3_CC4) || \
|
||||
(TRIG == ADC_ExternalTrigInjecConv_T4_TRGO) || \
|
||||
(TRIG == ADC_ExternalTrigInjecConv_Ext_IT15) || \
|
||||
(TRIG == ADC_ExternalTrigInjecConv_None))
|
||||
|
||||
/* ADC injected channel selection --------------------------------------------*/
|
||||
#define ADC_InjectedChannel_1 ((u8)0x14)
|
||||
#define ADC_InjectedChannel_2 ((u8)0x18)
|
||||
#define ADC_InjectedChannel_3 ((u8)0x1C)
|
||||
#define ADC_InjectedChannel_4 ((u8)0x20)
|
||||
|
||||
#define IS_ADC_INJECTED_CHANNEL(CHANNEL) ((CHANNEL == ADC_InjectedChannel_1) || \
|
||||
(CHANNEL == ADC_InjectedChannel_2) || \
|
||||
(CHANNEL == ADC_InjectedChannel_3) || \
|
||||
(CHANNEL == ADC_InjectedChannel_4))
|
||||
|
||||
/* ADC analog watchdog selection ---------------------------------------------*/
|
||||
#define ADC_AnalogWatchdog_SingleRegEnable ((u32)0x00800200)
|
||||
#define ADC_AnalogWatchdog_SingleInjecEnable ((u32)0x00400200)
|
||||
#define ADC_AnalogWatchdog_SingleRegOrInjecEnable ((u32)0x00C00200)
|
||||
#define ADC_AnalogWatchdog_AllRegEnable ((u32)0x00800000)
|
||||
#define ADC_AnalogWatchdog_AllInjecEnable ((u32)0x00400000)
|
||||
#define ADC_AnalogWatchdog_AllRegAllInjecEnable ((u32)0x00C00000)
|
||||
#define ADC_AnalogWatchdog_None ((u32)0x00000000)
|
||||
|
||||
#define IS_ADC_ANALOG_WATCHDOG(WATCHDOG) ((WATCHDOG == ADC_AnalogWatchdog_SingleRegEnable) || \
|
||||
(WATCHDOG == ADC_AnalogWatchdog_SingleInjecEnable) || \
|
||||
(WATCHDOG == ADC_AnalogWatchdog_SingleRegOrInjecEnable) || \
|
||||
(WATCHDOG == ADC_AnalogWatchdog_AllRegEnable) || \
|
||||
(WATCHDOG == ADC_AnalogWatchdog_AllInjecEnable) || \
|
||||
(WATCHDOG == ADC_AnalogWatchdog_AllRegAllInjecEnable) || \
|
||||
(WATCHDOG == ADC_AnalogWatchdog_None))
|
||||
|
||||
/* ADC interrupts definition -------------------------------------------------*/
|
||||
#define ADC_IT_EOC ((u16)0x0220)
|
||||
#define ADC_IT_AWD ((u16)0x0140)
|
||||
#define ADC_IT_JEOC ((u16)0x0480)
|
||||
|
||||
#define IS_ADC_IT(IT) (((IT & (u16)0xF81F) == 0x00) && (IT != 0x00))
|
||||
#define IS_ADC_GET_IT(IT) ((IT == ADC_IT_EOC) || (IT == ADC_IT_AWD) || \
|
||||
(IT == ADC_IT_JEOC))
|
||||
|
||||
/* ADC flags definition ------------------------------------------------------*/
|
||||
#define ADC_FLAG_AWD ((u8)0x01)
|
||||
#define ADC_FLAG_EOC ((u8)0x02)
|
||||
#define ADC_FLAG_JEOC ((u8)0x04)
|
||||
#define ADC_FLAG_JSTRT ((u8)0x08)
|
||||
#define ADC_FLAG_STRT ((u8)0x10)
|
||||
|
||||
#define IS_ADC_CLEAR_FLAG(FLAG) (((FLAG & (u8)0xE0) == 0x00) && (FLAG != 0x00))
|
||||
#define IS_ADC_GET_FLAG(FLAG) ((FLAG == ADC_FLAG_AWD) || (FLAG == ADC_FLAG_EOC) || \
|
||||
(FLAG == ADC_FLAG_JEOC) || (FLAG == ADC_FLAG_JSTRT) || \
|
||||
(FLAG == ADC_FLAG_STRT))
|
||||
|
||||
/* ADC thresholds ------------------------------------------------------------*/
|
||||
#define IS_ADC_THRESHOLD(THRESHOLD) (THRESHOLD <= 0xFFF)
|
||||
|
||||
/* ADC injected offset -------------------------------------------------------*/
|
||||
#define IS_ADC_OFFSET(OFFSET) (OFFSET <= 0xFFF)
|
||||
|
||||
/* ADC injected length -------------------------------------------------------*/
|
||||
#define IS_ADC_INJECTED_LENGTH(LENGTH) ((LENGTH >= 0x1) && (LENGTH <= 0x4))
|
||||
|
||||
/* ADC injected rank ---------------------------------------------------------*/
|
||||
#define IS_ADC_INJECTED_RANK(RANK) ((RANK >= 0x1) && (RANK <= 0x4))
|
||||
|
||||
/* ADC regular length --------------------------------------------------------*/
|
||||
#define IS_ADC_REGULAR_LENGTH(LENGTH) ((LENGTH >= 0x1) && (LENGTH <= 0x10))
|
||||
|
||||
/* ADC regular rank ----------------------------------------------------------*/
|
||||
#define IS_ADC_REGULAR_RANK(RANK) ((RANK >= 0x1) && (RANK <= 0x10))
|
||||
|
||||
/* ADC regular discontinuous mode number -------------------------------------*/
|
||||
#define IS_ADC_REGULAR_DISC_NUMBER(NUMBER) ((NUMBER >= 0x1) && (NUMBER <= 0x8))
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void ADC_DeInit(ADC_TypeDef* ADCx);
|
||||
void ADC_Init(ADC_TypeDef* ADCx, ADC_InitTypeDef* ADC_InitStruct);
|
||||
void ADC_StructInit(ADC_InitTypeDef* ADC_InitStruct);
|
||||
void ADC_Cmd(ADC_TypeDef* ADCx, FunctionalState NewState);
|
||||
void ADC_DMACmd(ADC_TypeDef* ADCx, FunctionalState NewState);
|
||||
void ADC_ITConfig(ADC_TypeDef* ADCx, u16 ADC_IT, FunctionalState NewState);
|
||||
void ADC_ResetCalibration(ADC_TypeDef* ADCx);
|
||||
FlagStatus ADC_GetResetCalibrationStatus(ADC_TypeDef* ADCx);
|
||||
void ADC_StartCalibration(ADC_TypeDef* ADCx);
|
||||
FlagStatus ADC_GetCalibrationStatus(ADC_TypeDef* ADCx);
|
||||
void ADC_SoftwareStartConvCmd(ADC_TypeDef* ADCx, FunctionalState NewState);
|
||||
FlagStatus ADC_GetSoftwareStartConvStatus(ADC_TypeDef* ADCx);
|
||||
void ADC_DiscModeChannelCountConfig(ADC_TypeDef* ADCx, u8 Number);
|
||||
void ADC_DiscModeCmd(ADC_TypeDef* ADCx, FunctionalState NewState);
|
||||
void ADC_RegularChannelConfig(ADC_TypeDef* ADCx, u8 ADC_Channel, u8 Rank, u8 ADC_SampleTime);
|
||||
void ADC_ExternalTrigConvCmd(ADC_TypeDef* ADCx, FunctionalState NewState);
|
||||
u16 ADC_GetConversionValue(ADC_TypeDef* ADCx);
|
||||
u32 ADC_GetDualModeConversionValue(void);
|
||||
void ADC_AutoInjectedConvCmd(ADC_TypeDef* ADCx, FunctionalState NewState);
|
||||
void ADC_InjectedDiscModeCmd(ADC_TypeDef* ADCx, FunctionalState NewState);
|
||||
void ADC_ExternalTrigInjectedConvConfig(ADC_TypeDef* ADCx, u32 ADC_ExternalTrigInjecConv);
|
||||
void ADC_ExternalTrigInjectedConvCmd(ADC_TypeDef* ADCx, FunctionalState NewState);
|
||||
void ADC_SoftwareStartInjectedConvCmd(ADC_TypeDef* ADCx, FunctionalState NewState);
|
||||
FlagStatus ADC_GetSoftwareStartInjectedConvCmdStatus(ADC_TypeDef* ADCx);
|
||||
void ADC_InjectedChannelConfig(ADC_TypeDef* ADCx, u8 ADC_Channel, u8 Rank, u8 ADC_SampleTime);
|
||||
void ADC_InjectedSequencerLengthConfig(ADC_TypeDef* ADCx, u8 Length);
|
||||
void ADC_SetInjectedOffset(ADC_TypeDef* ADCx, u8 ADC_InjectedChannel, u16 Offset);
|
||||
u16 ADC_GetInjectedConversionValue(ADC_TypeDef* ADCx, u8 ADC_InjectedChannel);
|
||||
void ADC_AnalogWatchdogCmd(ADC_TypeDef* ADCx, u32 ADC_AnalogWatchdog);
|
||||
void ADC_AnalogWatchdogThresholdsConfig(ADC_TypeDef* ADCx, u16 HighThreshold, u16 LowThreshold);
|
||||
void ADC_AnalogWatchdogSingleChannelConfig(ADC_TypeDef* ADCx, u8 ADC_Channel);
|
||||
void ADC_TempSensorCmd(FunctionalState NewState);
|
||||
FlagStatus ADC_GetFlagStatus(ADC_TypeDef* ADCx, u8 ADC_FLAG);
|
||||
void ADC_ClearFlag(ADC_TypeDef* ADCx, u8 ADC_FLAG);
|
||||
ITStatus ADC_GetITStatus(ADC_TypeDef* ADCx, u16 ADC_IT);
|
||||
void ADC_ClearITPendingBit(ADC_TypeDef* ADCx, u16 ADC_IT);
|
||||
|
||||
#endif /*__STM32F10x_ADC_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,73 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_bkp.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* BKP firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_BKP_H
|
||||
#define __STM32F10x_BKP_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* Tamper Pin active level*/
|
||||
#define BKP_TamperPinLevel_High ((u16)0x0000)
|
||||
#define BKP_TamperPinLevel_Low ((u16)0x0001)
|
||||
|
||||
#define IS_BKP_TAMPER_PIN_LEVEL(LEVEL) ((LEVEL == BKP_TamperPinLevel_High) || \
|
||||
(LEVEL == BKP_TamperPinLevel_Low))
|
||||
|
||||
/* Data Backup Register */
|
||||
#define BKP_DR1 ((u16)0x0004)
|
||||
#define BKP_DR2 ((u16)0x0008)
|
||||
#define BKP_DR3 ((u16)0x000C)
|
||||
#define BKP_DR4 ((u16)0x0010)
|
||||
#define BKP_DR5 ((u16)0x0014)
|
||||
#define BKP_DR6 ((u16)0x0018)
|
||||
#define BKP_DR7 ((u16)0x001C)
|
||||
#define BKP_DR8 ((u16)0x0020)
|
||||
#define BKP_DR9 ((u16)0x0024)
|
||||
#define BKP_DR10 ((u16)0x0028)
|
||||
|
||||
#define IS_BKP_DR(DR) ((DR == BKP_DR1) || (DR == BKP_DR2) || (DR == BKP_DR3) || \
|
||||
(DR == BKP_DR4) || (DR == BKP_DR5) || (DR == BKP_DR6) || \
|
||||
(DR == BKP_DR7) || (DR == BKP_DR8) || (DR == BKP_DR9) || \
|
||||
(DR == BKP_DR10))
|
||||
|
||||
#define IS_BKP_CALIBRATION_VALUE(VALUE) (VALUE <= 0x7F)
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void BKP_DeInit(void);
|
||||
void BKP_TamperPinLevelConfig(u16 BKP_TamperPinLevel);
|
||||
void BKP_TamperPinCmd(FunctionalState NewState);
|
||||
void BKP_ITConfig(FunctionalState NewState);
|
||||
void BKP_RTCCalibrationClockOutputCmd(FunctionalState NewState);
|
||||
void BKP_SetRTCCalibrationValue(u8 CalibrationValue);
|
||||
void BKP_WriteBackupRegister(u16 BKP_DR, u16 Data);
|
||||
u16 BKP_ReadBackupRegister(u16 BKP_DR);
|
||||
FlagStatus BKP_GetFlagStatus(void);
|
||||
void BKP_ClearFlag(void);
|
||||
ITStatus BKP_GetITStatus(void);
|
||||
void BKP_ClearITPendingBit(void);
|
||||
|
||||
#endif /* __STM32F10x_BKP_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,269 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_can.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* CAN firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_CAN_H
|
||||
#define __STM32F10x_CAN_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* CAN init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
FunctionalState CAN_TTCM;
|
||||
FunctionalState CAN_ABOM;
|
||||
FunctionalState CAN_AWUM;
|
||||
FunctionalState CAN_NART;
|
||||
FunctionalState CAN_RFLM;
|
||||
FunctionalState CAN_TXFP;
|
||||
u8 CAN_Mode;
|
||||
u8 CAN_SJW;
|
||||
u8 CAN_BS1;
|
||||
u8 CAN_BS2;
|
||||
u8 CAN_Clock;
|
||||
u16 CAN_Prescaler;
|
||||
} CAN_InitTypeDef;
|
||||
|
||||
/* CAN filter init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u8 CAN_FilterNumber;
|
||||
u8 CAN_FilterMode;
|
||||
u8 CAN_FilterScale;
|
||||
u16 CAN_FilterIdHigh;
|
||||
u16 CAN_FilterIdLow;
|
||||
u16 CAN_FilterMaskIdHigh;
|
||||
u16 CAN_FilterMaskIdLow;
|
||||
u16 CAN_FilterFIFOAssignment;
|
||||
FunctionalState CAN_FilterActivation;
|
||||
} CAN_FilterInitTypeDef;
|
||||
|
||||
/* CAN Tx message structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u32 StdId;
|
||||
u32 ExtId;
|
||||
u8 IDE;
|
||||
u8 RTR;
|
||||
u8 DLC;
|
||||
u8 Data[8];
|
||||
} CanTxMsg;
|
||||
|
||||
/* CAN Rx message structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u32 StdId;
|
||||
u32 ExtId;
|
||||
u8 IDE;
|
||||
u8 RTR;
|
||||
u8 DLC;
|
||||
u8 Data[8];
|
||||
u8 FMI;
|
||||
} CanRxMsg;
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
|
||||
/* CAN sleep constants */
|
||||
#define CANINITFAILED ((u8)0x00) /* CAN initialization failed */
|
||||
#define CANINITOK ((u8)0x01) /* CAN initialization failed */
|
||||
|
||||
/* CAN operating mode */
|
||||
#define CAN_Mode_Normal ((u8)0x00) /* normal mode */
|
||||
#define CAN_Mode_LoopBack ((u8)0x01) /* loopback mode */
|
||||
#define CAN_Mode_Silent ((u8)0x02) /* silent mode */
|
||||
#define CAN_Mode_Silent_LoopBack ((u8)0x03) /* loopback combined with silent mode */
|
||||
|
||||
#define IS_CAN_MODE(MODE) ((MODE == CAN_Mode_Normal) || (MODE == CAN_Mode_LoopBack)|| \
|
||||
(MODE == CAN_Mode_Silent) || (MODE == CAN_Mode_Silent_LoopBack))
|
||||
|
||||
/* CAN synchronisation jump width */
|
||||
#define CAN_SJW_0tq ((u8)0x00) /* 0 time quantum */
|
||||
#define CAN_SJW_1tq ((u8)0x01) /* 1 time quantum */
|
||||
#define CAN_SJW_2tq ((u8)0x02) /* 2 time quantum */
|
||||
#define CAN_SJW_3tq ((u8)0x03) /* 3 time quantum */
|
||||
|
||||
#define IS_CAN_SJW(SJW) ((SJW == CAN_SJW_0tq) || (SJW == CAN_SJW_1tq)|| \
|
||||
(SJW == CAN_SJW_2tq) || (SJW == CAN_SJW_3tq))
|
||||
|
||||
/* time quantum in bit segment 1 */
|
||||
#define CAN_BS1_1tq ((u8)0x00) /* 1 time quantum */
|
||||
#define CAN_BS1_2tq ((u8)0x01) /* 2 time quantum */
|
||||
#define CAN_BS1_3tq ((u8)0x02) /* 3 time quantum */
|
||||
#define CAN_BS1_4tq ((u8)0x03) /* 4 time quantum */
|
||||
#define CAN_BS1_5tq ((u8)0x04) /* 5 time quantum */
|
||||
#define CAN_BS1_6tq ((u8)0x05) /* 6 time quantum */
|
||||
#define CAN_BS1_7tq ((u8)0x06) /* 7 time quantum */
|
||||
#define CAN_BS1_8tq ((u8)0x07) /* 8 time quantum */
|
||||
#define CAN_BS1_9tq ((u8)0x08) /* 9 time quantum */
|
||||
#define CAN_BS1_10tq ((u8)0x09) /* 10 time quantum */
|
||||
#define CAN_BS1_11tq ((u8)0x0A) /* 11 time quantum */
|
||||
#define CAN_BS1_12tq ((u8)0x0B) /* 12 time quantum */
|
||||
#define CAN_BS1_13tq ((u8)0x0C) /* 13 time quantum */
|
||||
#define CAN_BS1_14tq ((u8)0x0D) /* 14 time quantum */
|
||||
#define CAN_BS1_15tq ((u8)0x0E) /* 15 time quantum */
|
||||
#define CAN_BS1_16tq ((u8)0x0F) /* 16 time quantum */
|
||||
|
||||
#define IS_CAN_BS1(BS1) (BS1 <= CAN_BS1_16tq)
|
||||
|
||||
/* time quantum in bit segment 2 */
|
||||
#define CAN_BS2_1tq ((u8)0x00) /* 1 time quantum */
|
||||
#define CAN_BS2_2tq ((u8)0x01) /* 2 time quantum */
|
||||
#define CAN_BS2_3tq ((u8)0x02) /* 3 time quantum */
|
||||
#define CAN_BS2_4tq ((u8)0x03) /* 4 time quantum */
|
||||
#define CAN_BS2_5tq ((u8)0x04) /* 5 time quantum */
|
||||
#define CAN_BS2_6tq ((u8)0x05) /* 6 time quantum */
|
||||
#define CAN_BS2_7tq ((u8)0x06) /* 7 time quantum */
|
||||
#define CAN_BS2_8tq ((u8)0x07) /* 8 time quantum */
|
||||
|
||||
#define IS_CAN_BS2(BS2) (BS2 <= CAN_BS2_8tq)
|
||||
|
||||
/* CAN clock selected */
|
||||
#define CAN_Clock_8MHz ((u8)0x00) /* 8MHz XTAL clock selected */
|
||||
#define CAN_Clock_APB ((u8)0x01) /* APB clock selected */
|
||||
|
||||
#define IS_CAN_CLOCK(CLOCK) ((CLOCK == CAN_Clock_8MHz) || (CLOCK == CAN_Clock_APB))
|
||||
|
||||
/* CAN clock prescaler */
|
||||
#define IS_CAN_PRESCALER(PRESCALER) ((PRESCALER >= 1) && (PRESCALER <= 1024))
|
||||
|
||||
/* CAN filter number */
|
||||
#define IS_CAN_FILTER_NUMBER(NUMBER) (NUMBER <= 13)
|
||||
|
||||
/* CAN filter mode */
|
||||
#define CAN_FilterMode_IdMask ((u8)0x00) /* id/mask mode */
|
||||
#define CAN_FilterMode_IdList ((u8)0x01) /* identifier list mode */
|
||||
|
||||
#define IS_CAN_FILTER_MODE(MODE) ((MODE == CAN_FilterMode_IdMask) || \
|
||||
(MODE == CAN_FilterMode_IdList))
|
||||
|
||||
/* CAN filter scale */
|
||||
#define CAN_FilterScale_16bit ((u8)0x00) /* 16-bit filter scale */
|
||||
#define CAN_FilterScale_32bit ((u8)0x01) /* 2-bit filter scale */
|
||||
|
||||
#define IS_CAN_FILTER_SCALE(SCALE) ((SCALE == CAN_FilterScale_16bit) || \
|
||||
(SCALE == CAN_FilterScale_32bit))
|
||||
|
||||
/* CAN filter FIFO assignation */
|
||||
#define CAN_FilterFIFO0 ((u8)0x00) /* Filter FIFO 0 assignment for filter x */
|
||||
#define CAN_FilterFIFO1 ((u8)0x01) /* Filter FIFO 1 assignment for filter x */
|
||||
|
||||
#define IS_CAN_FILTER_FIFO(FIFO) ((FIFO == CAN_FilterFIFO0) || \
|
||||
(FIFO == CAN_FilterFIFO1))
|
||||
|
||||
/* CAN Tx */
|
||||
#define IS_CAN_TRANSMITMAILBOX(TRANSMITMAILBOX) (TRANSMITMAILBOX <= ((u8)0x02))
|
||||
#define IS_CAN_STDID(STDID) (STDID <= ((u32)0x7FF))
|
||||
#define IS_CAN_EXTID(EXTID) (EXTID <= ((u32)0x3FFFF))
|
||||
#define IS_CAN_DLC(DLC) (DLC <= ((u8)0x08))
|
||||
|
||||
/* CAN identifier type */
|
||||
#define CAN_ID_STD ((u32)0x00000000) /* Standard Id */
|
||||
#define CAN_ID_EXT ((u32)0x00000004) /* Extended Id */
|
||||
|
||||
#define IS_CAN_IDTYPE(IDTYPE) ((IDTYPE == CAN_ID_STD) || (IDTYPE == CAN_ID_EXT))
|
||||
|
||||
/* CAN remote transmission request */
|
||||
#define CAN_RTR_DATA ((u32)0x00000000) /* Data frame */
|
||||
#define CAN_RTR_REMOTE ((u32)0x00000002) /* Remote frame */
|
||||
|
||||
#define IS_CAN_RTR(RTR) ((RTR == CAN_RTR_DATA) || (RTR == CAN_RTR_REMOTE))
|
||||
|
||||
/* CAN transmit constants */
|
||||
#define CANTXFAILED ((u8)0x00) /* CAN transmission failed */
|
||||
#define CANTXOK ((u8)0x01) /* CAN transmission succeeded */
|
||||
#define CANTXPENDING ((u8)0x02) /* CAN transmission pending */
|
||||
#define CAN_NO_MB ((u8)0x04) /* CAN cell did not provide an empty mailbox */
|
||||
|
||||
/* CAN receive FIFO number constants */
|
||||
#define CAN_FIFO0 ((u8)0x00) /* CAN FIFO0 used to receive */
|
||||
#define CAN_FIFO1 ((u8)0x01) /* CAN FIFO1 used to receive */
|
||||
|
||||
#define IS_CAN_FIFO(FIFO) ((FIFO == CAN_FIFO0) || (FIFO == CAN_FIFO1))
|
||||
|
||||
/* CAN sleep constants */
|
||||
#define CANSLEEPFAILED ((u8)0x00) /* CAN did not enter the sleep mode */
|
||||
#define CANSLEEPOK ((u8)0x01) /* CAN entered the sleep mode */
|
||||
|
||||
/* CAN wake up constants */
|
||||
#define CANWAKEUPFAILED ((u8)0x00) /* CAN did not leave the sleep mode */
|
||||
#define CANWAKEUPOK ((u8)0x01) /* CAN leaved the sleep mode */
|
||||
|
||||
/* CAN flags */
|
||||
#define CAN_FLAG_EWG ((u32)0x00000001) /* Error Warning Flag */
|
||||
#define CAN_FLAG_EPV ((u32)0x00000002) /* Error Passive Flag */
|
||||
#define CAN_FLAG_BOF ((u32)0x00000004) /* Bus-Off Flag */
|
||||
|
||||
#define IS_CAN_FLAG(FLAG) ((FLAG == CAN_FLAG_EWG) || (FLAG == CAN_FLAG_EPV) ||\
|
||||
(FLAG == CAN_FLAG_BOF))
|
||||
|
||||
/* CAN interrupts */
|
||||
#define CAN_IT_RQCP0 ((u8)0x05) /* Request completed mailbox 0 */
|
||||
#define CAN_IT_RQCP1 ((u8)0x06) /* Request completed mailbox 1 */
|
||||
#define CAN_IT_RQCP2 ((u8)0x07) /* Request completed mailbox 2 */
|
||||
#define CAN_IT_TME ((u32)0x00000001) /* Transmit mailbox empty */
|
||||
#define CAN_IT_FMP0 ((u32)0x00000002) /* FIFO 0 message pending */
|
||||
#define CAN_IT_FF0 ((u32)0x00000004) /* FIFO 0 full */
|
||||
#define CAN_IT_FOV0 ((u32)0x00000008) /* FIFO 0 overrun */
|
||||
#define CAN_IT_FMP1 ((u32)0x00000010) /* FIFO 1 message pending */
|
||||
#define CAN_IT_FF1 ((u32)0x00000020) /* FIFO 1 full */
|
||||
#define CAN_IT_FOV1 ((u32)0x00000040) /* FIFO 1 overrun */
|
||||
#define CAN_IT_EWG ((u32)0x00000100) /* Error warning */
|
||||
#define CAN_IT_EPV ((u32)0x00000200) /* Error passive */
|
||||
#define CAN_IT_BOF ((u32)0x00000400) /* Bus-off */
|
||||
#define CAN_IT_LEC ((u32)0x00000800) /* Last error code */
|
||||
#define CAN_IT_ERR ((u32)0x00008000) /* Error */
|
||||
#define CAN_IT_WKU ((u32)0x00010000) /* Wake-up */
|
||||
#define CAN_IT_SLK ((u32)0x00020000) /* Sleep */
|
||||
|
||||
#define IS_CAN_IT(IT) ((IT == CAN_IT_RQCP0) || (IT == CAN_IT_RQCP1) ||\
|
||||
(IT == CAN_IT_RQCP2) || (IT == CAN_IT_TME) ||\
|
||||
(IT == CAN_IT_FMP0) || (IT == CAN_IT_FF0) ||\
|
||||
(IT == CAN_IT_FOV0) || (IT == CAN_IT_FMP1) ||\
|
||||
(IT == CAN_IT_FF1) || (IT == CAN_IT_FOV1) ||\
|
||||
(IT == CAN_IT_EWG) || (IT == CAN_IT_EPV) ||\
|
||||
(IT == CAN_IT_BOF) || (IT == CAN_IT_LEC) ||\
|
||||
(IT == CAN_IT_ERR) || (IT == CAN_IT_WKU) ||\
|
||||
(IT == CAN_IT_SLK))
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported function protypes ----------------------------------------------- */
|
||||
void CAN_DeInit(void);
|
||||
u8 CAN_Init(CAN_InitTypeDef* CAN_InitStruct);
|
||||
void CAN_FilterInit(CAN_FilterInitTypeDef* CAN_FilterInitStruct);
|
||||
void CAN_StructInit(CAN_InitTypeDef* CAN_InitStruct);
|
||||
void CAN_ITConfig(u32 CAN_IT, FunctionalState NewState);
|
||||
u8 CAN_Transmit(CanTxMsg* TxMessage);
|
||||
u32 CAN_TransmitStatus(u8 TransmitMailbox);
|
||||
void CAN_CancelTransmit(u8 Mailbox);
|
||||
void CAN_FIFORelease(u8 FIFONumber);
|
||||
u8 CAN_MessagePending(u8 FIFONumber);
|
||||
void CAN_Receive(u8 FIFONumber, CanRxMsg* RxMessage);
|
||||
u8 CAN_Sleep(void);
|
||||
u8 CAN_WakeUp(void);
|
||||
FlagStatus CAN_GetFlagStatus(u32 CAN_FLAG);
|
||||
void CAN_ClearFlag(u32 CAN_FLAG);
|
||||
ITStatus CAN_GetITStatus(u32 CAN_IT);
|
||||
void CAN_ClearITPendingBit(u32 CAN_IT);
|
||||
|
||||
#endif /* __STM32F10x_CAN_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,85 @@
|
|||
/**
|
||||
******************************************************************************
|
||||
* @file stm32f10x_crc.h
|
||||
* @author MCD Application Team
|
||||
* @version V3.0.0
|
||||
* @date 04/06/2009
|
||||
* @brief This file contains all the functions prototypes for the CRC firmware
|
||||
* library.
|
||||
******************************************************************************
|
||||
* @copy
|
||||
*
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
|
||||
* TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
|
||||
* DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
|
||||
* FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
|
||||
* CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*
|
||||
* <h2><center>© COPYRIGHT 2009 STMicroelectronics</center></h2>
|
||||
*/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_CRC_H
|
||||
#define __STM32F10x_CRC_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x.h"
|
||||
|
||||
/** @addtogroup StdPeriph_Driver
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @addtogroup CRC
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup CRC_Exported_Types
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup CRC_Exported_Constants
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup CRC_Exported_Macros
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup CRC_Exported_Functions
|
||||
* @{
|
||||
*/
|
||||
|
||||
void CRC_ResetDR(void);
|
||||
uint32_t CRC_CalcCRC(uint32_t Data);
|
||||
uint32_t CRC_CalcBlockCRC(uint32_t pBuffer[], uint32_t BufferLength);
|
||||
uint32_t CRC_GetCRC(void);
|
||||
void CRC_SetIDRegister(uint8_t IDValue);
|
||||
uint8_t CRC_GetIDRegister(void);
|
||||
|
||||
#endif /* __STM32F10x_CRC_H */
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/******************* (C) COPYRIGHT 2009 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,261 @@
|
|||
/**
|
||||
******************************************************************************
|
||||
* @file stm32f10x_dac.h
|
||||
* @author MCD Application Team
|
||||
* @version V3.0.0
|
||||
* @date 04/06/2009
|
||||
* @brief This file contains all the functions prototypes for the DAC firmware
|
||||
* library.
|
||||
******************************************************************************
|
||||
* @copy
|
||||
*
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
|
||||
* TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
|
||||
* DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
|
||||
* FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
|
||||
* CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*
|
||||
* <h2><center>© COPYRIGHT 2009 STMicroelectronics</center></h2>
|
||||
*/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_DAC_H
|
||||
#define __STM32F10x_DAC_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x.h"
|
||||
|
||||
/** @addtogroup StdPeriph_Driver
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @addtogroup DAC
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_Exported_Types
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @brief DAC Init structure definition
|
||||
*/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint32_t DAC_Trigger;
|
||||
uint32_t DAC_WaveGeneration;
|
||||
uint32_t DAC_LFSRUnmask_TriangleAmplitude;
|
||||
uint32_t DAC_OutputBuffer;
|
||||
}DAC_InitTypeDef;
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_Exported_Constants
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_trigger_selection
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define DAC_Trigger_None ((uint32_t)0x00000000)
|
||||
#define DAC_Trigger_T6_TRGO ((uint32_t)0x00000004)
|
||||
#define DAC_Trigger_T8_TRGO ((uint32_t)0x0000000C)
|
||||
#define DAC_Trigger_T7_TRGO ((uint32_t)0x00000014)
|
||||
#define DAC_Trigger_T5_TRGO ((uint32_t)0x0000001C)
|
||||
#define DAC_Trigger_T2_TRGO ((uint32_t)0x00000024)
|
||||
#define DAC_Trigger_T4_TRGO ((uint32_t)0x0000002C)
|
||||
#define DAC_Trigger_Ext_IT9 ((uint32_t)0x00000034)
|
||||
#define DAC_Trigger_Software ((uint32_t)0x0000003C)
|
||||
|
||||
#define IS_DAC_TRIGGER(TRIGGER) (((TRIGGER) == DAC_Trigger_None) || \
|
||||
((TRIGGER) == DAC_Trigger_T6_TRGO) || \
|
||||
((TRIGGER) == DAC_Trigger_T8_TRGO) || \
|
||||
((TRIGGER) == DAC_Trigger_T7_TRGO) || \
|
||||
((TRIGGER) == DAC_Trigger_T5_TRGO) || \
|
||||
((TRIGGER) == DAC_Trigger_T2_TRGO) || \
|
||||
((TRIGGER) == DAC_Trigger_T4_TRGO) || \
|
||||
((TRIGGER) == DAC_Trigger_Ext_IT9) || \
|
||||
((TRIGGER) == DAC_Trigger_Software))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_wave_generation
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define DAC_WaveGeneration_None ((uint32_t)0x00000000)
|
||||
#define DAC_WaveGeneration_Noise ((uint32_t)0x00000040)
|
||||
#define DAC_WaveGeneration_Triangle ((uint32_t)0x00000080)
|
||||
#define IS_DAC_GENERATE_WAVE(WAVE) (((WAVE) == DAC_WaveGeneration_None) || \
|
||||
((WAVE) == DAC_WaveGeneration_Noise) || \
|
||||
((WAVE) == DAC_WaveGeneration_Triangle))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_noise_wave_generation_mask_triangle_wave_generation_max_amplitude
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define DAC_LFSRUnmask_Bit0 ((uint32_t)0x00000000)
|
||||
#define DAC_LFSRUnmask_Bits1_0 ((uint32_t)0x00000100)
|
||||
#define DAC_LFSRUnmask_Bits2_0 ((uint32_t)0x00000200)
|
||||
#define DAC_LFSRUnmask_Bits3_0 ((uint32_t)0x00000300)
|
||||
#define DAC_LFSRUnmask_Bits4_0 ((uint32_t)0x00000400)
|
||||
#define DAC_LFSRUnmask_Bits5_0 ((uint32_t)0x00000500)
|
||||
#define DAC_LFSRUnmask_Bits6_0 ((uint32_t)0x00000600)
|
||||
#define DAC_LFSRUnmask_Bits7_0 ((uint32_t)0x00000700)
|
||||
#define DAC_LFSRUnmask_Bits8_0 ((uint32_t)0x00000800)
|
||||
#define DAC_LFSRUnmask_Bits9_0 ((uint32_t)0x00000900)
|
||||
#define DAC_LFSRUnmask_Bits10_0 ((uint32_t)0x00000A00)
|
||||
#define DAC_LFSRUnmask_Bits11_0 ((uint32_t)0x00000B00)
|
||||
#define DAC_TriangleAmplitude_1 ((uint32_t)0x00000000)
|
||||
#define DAC_TriangleAmplitude_3 ((uint32_t)0x00000100)
|
||||
#define DAC_TriangleAmplitude_7 ((uint32_t)0x00000200)
|
||||
#define DAC_TriangleAmplitude_15 ((uint32_t)0x00000300)
|
||||
#define DAC_TriangleAmplitude_31 ((uint32_t)0x00000400)
|
||||
#define DAC_TriangleAmplitude_63 ((uint32_t)0x00000500)
|
||||
#define DAC_TriangleAmplitude_127 ((uint32_t)0x00000600)
|
||||
#define DAC_TriangleAmplitude_255 ((uint32_t)0x00000700)
|
||||
#define DAC_TriangleAmplitude_511 ((uint32_t)0x00000800)
|
||||
#define DAC_TriangleAmplitude_1023 ((uint32_t)0x00000900)
|
||||
#define DAC_TriangleAmplitude_2047 ((uint32_t)0x00000A00)
|
||||
#define DAC_TriangleAmplitude_4095 ((uint32_t)0x00000B00)
|
||||
|
||||
#define IS_DAC_LFSR_UNMASK_TRIANGLE_AMPLITUDE(VALUE) (((VALUE) == DAC_LFSRUnmask_Bit0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits1_0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits2_0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits3_0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits4_0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits5_0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits6_0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits7_0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits8_0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits9_0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits10_0) || \
|
||||
((VALUE) == DAC_LFSRUnmask_Bits11_0) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_1) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_3) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_7) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_15) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_31) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_63) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_127) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_255) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_511) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_1023) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_2047) || \
|
||||
((VALUE) == DAC_TriangleAmplitude_4095))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_output_buffer
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define DAC_OutputBuffer_Enable ((uint32_t)0x00000000)
|
||||
#define DAC_OutputBuffer_Disable ((uint32_t)0x00000002)
|
||||
#define IS_DAC_OUTPUT_BUFFER_STATE(STATE) (((STATE) == DAC_OutputBuffer_Enable) || \
|
||||
((STATE) == DAC_OutputBuffer_Disable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_Channel_selection
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define DAC_Channel_1 ((uint32_t)0x00000000)
|
||||
#define DAC_Channel_2 ((uint32_t)0x00000010)
|
||||
#define IS_DAC_CHANNEL(CHANNEL) (((CHANNEL) == DAC_Channel_1) || \
|
||||
((CHANNEL) == DAC_Channel_2))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_data_alignement
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define DAC_Align_12b_R ((uint32_t)0x00000000)
|
||||
#define DAC_Align_12b_L ((uint32_t)0x00000004)
|
||||
#define DAC_Align_8b_R ((uint32_t)0x00000008)
|
||||
#define IS_DAC_ALIGN(ALIGN) (((ALIGN) == DAC_Align_12b_R) || \
|
||||
((ALIGN) == DAC_Align_12b_L) || \
|
||||
((ALIGN) == DAC_Align_8b_R))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_wave_generation
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define DAC_Wave_Noise ((uint32_t)0x00000040)
|
||||
#define DAC_Wave_Triangle ((uint32_t)0x00000080)
|
||||
#define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_Wave_Noise) || \
|
||||
((WAVE) == DAC_Wave_Triangle))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_data
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_DAC_DATA(DATA) ((DATA) <= 0xFFF0)
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_Exported_Macros
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DAC_Exported_Functions
|
||||
* @{
|
||||
*/
|
||||
|
||||
void DAC_DeInit(void);
|
||||
void DAC_Init(uint32_t DAC_Channel, DAC_InitTypeDef* DAC_InitStruct);
|
||||
void DAC_StructInit(DAC_InitTypeDef* DAC_InitStruct);
|
||||
void DAC_Cmd(uint32_t DAC_Channel, FunctionalState NewState);
|
||||
void DAC_DMACmd(uint32_t DAC_Channel, FunctionalState NewState);
|
||||
void DAC_SoftwareTriggerCmd(uint32_t DAC_Channel, FunctionalState NewState);
|
||||
void DAC_DualSoftwareTriggerCmd(FunctionalState NewState);
|
||||
void DAC_WaveGenerationCmd(uint32_t DAC_Channel, uint32_t DAC_Wave, FunctionalState NewState);
|
||||
void DAC_SetChannel1Data(uint32_t DAC_Align, uint16_t Data);
|
||||
void DAC_SetChannel2Data(uint32_t DAC_Align, uint16_t Data);
|
||||
void DAC_SetDualChannelData(uint32_t DAC_Align, uint16_t Data2, uint16_t Data1);
|
||||
uint16_t DAC_GetDataOutputValue(uint32_t DAC_Channel);
|
||||
|
||||
#endif /*__STM32F10x_DAC_H */
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/******************* (C) COPYRIGHT 2009 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,100 @@
|
|||
/**
|
||||
******************************************************************************
|
||||
* @file stm32f10x_dbgmcu.h
|
||||
* @author MCD Application Team
|
||||
* @version V3.0.0
|
||||
* @date 04/06/2009
|
||||
* @brief This file contains all the functions prototypes for the DBGMCU
|
||||
* firmware library.
|
||||
******************************************************************************
|
||||
* @copy
|
||||
*
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
|
||||
* TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
|
||||
* DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
|
||||
* FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
|
||||
* CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*
|
||||
* <h2><center>© COPYRIGHT 2009 STMicroelectronics</center></h2>
|
||||
*/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_DBGMCU_H
|
||||
#define __STM32F10x_DBGMCU_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x.h"
|
||||
|
||||
/** @addtogroup StdPeriph_Driver
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @addtogroup DBGMCU
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup DBGMCU_Exported_Types
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DBGMCU_Exported_Constants
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define DBGMCU_SLEEP ((uint32_t)0x00000001)
|
||||
#define DBGMCU_STOP ((uint32_t)0x00000002)
|
||||
#define DBGMCU_STANDBY ((uint32_t)0x00000004)
|
||||
#define DBGMCU_IWDG_STOP ((uint32_t)0x00000100)
|
||||
#define DBGMCU_WWDG_STOP ((uint32_t)0x00000200)
|
||||
#define DBGMCU_TIM1_STOP ((uint32_t)0x00000400)
|
||||
#define DBGMCU_TIM2_STOP ((uint32_t)0x00000800)
|
||||
#define DBGMCU_TIM3_STOP ((uint32_t)0x00001000)
|
||||
#define DBGMCU_TIM4_STOP ((uint32_t)0x00002000)
|
||||
#define DBGMCU_CAN1_STOP ((uint32_t)0x00004000)
|
||||
#define DBGMCU_I2C1_SMBUS_TIMEOUT ((uint32_t)0x00008000)
|
||||
#define DBGMCU_I2C2_SMBUS_TIMEOUT ((uint32_t)0x00010000)
|
||||
#define DBGMCU_TIM8_STOP ((uint32_t)0x00020000)
|
||||
#define DBGMCU_TIM5_STOP ((uint32_t)0x00040000)
|
||||
#define DBGMCU_TIM6_STOP ((uint32_t)0x00080000)
|
||||
#define DBGMCU_TIM7_STOP ((uint32_t)0x00100000)
|
||||
|
||||
#define IS_DBGMCU_PERIPH(PERIPH) ((((PERIPH) & 0xFFE000F8) == 0x00) && ((PERIPH) != 0x00))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DBGMCU_Exported_Macros
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup DBGMCU_Exported_Functions
|
||||
* @{
|
||||
*/
|
||||
|
||||
uint32_t DBGMCU_GetREVID(void);
|
||||
uint32_t DBGMCU_GetDEVID(void);
|
||||
void DBGMCU_Config(uint32_t DBGMCU_Periph, FunctionalState NewState);
|
||||
|
||||
#endif /* __STM32F10x_DBGMCU_H */
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/******************* (C) COPYRIGHT 2009 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,224 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_dma.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* DMA firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_DMA_H
|
||||
#define __STM32F10x_DMA_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* DMA Init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u32 DMA_PeripheralBaseAddr;
|
||||
u32 DMA_MemoryBaseAddr;
|
||||
u32 DMA_DIR;
|
||||
u32 DMA_BufferSize;
|
||||
u32 DMA_PeripheralInc;
|
||||
u32 DMA_MemoryInc;
|
||||
u32 DMA_PeripheralDataSize;
|
||||
u32 DMA_MemoryDataSize;
|
||||
u32 DMA_Mode;
|
||||
u32 DMA_Priority;
|
||||
u32 DMA_M2M;
|
||||
}DMA_InitTypeDef;
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* DMA data transfer direction -----------------------------------------------*/
|
||||
#define DMA_DIR_PeripheralDST ((u32)0x00000010)
|
||||
#define DMA_DIR_PeripheralSRC ((u32)0x00000000)
|
||||
|
||||
#define IS_DMA_DIR(DIR) ((DIR == DMA_DIR_PeripheralDST) || \
|
||||
(DIR == DMA_DIR_PeripheralSRC))
|
||||
|
||||
/* DMA peripheral incremented mode -------------------------------------------*/
|
||||
#define DMA_PeripheralInc_Enable ((u32)0x00000040)
|
||||
#define DMA_PeripheralInc_Disable ((u32)0x00000000)
|
||||
|
||||
#define IS_DMA_PERIPHERAL_INC_STATE(STATE) ((STATE == DMA_PeripheralInc_Enable) || \
|
||||
(STATE == DMA_PeripheralInc_Disable))
|
||||
|
||||
/* DMA memory incremented mode -----------------------------------------------*/
|
||||
#define DMA_MemoryInc_Enable ((u32)0x00000080)
|
||||
#define DMA_MemoryInc_Disable ((u32)0x00000000)
|
||||
|
||||
#define IS_DMA_MEMORY_INC_STATE(STATE) ((STATE == DMA_MemoryInc_Enable) || \
|
||||
(STATE == DMA_MemoryInc_Disable))
|
||||
|
||||
/* DMA peripheral data size --------------------------------------------------*/
|
||||
#define DMA_PeripheralDataSize_Byte ((u32)0x00000000)
|
||||
#define DMA_PeripheralDataSize_HalfWord ((u32)0x00000100)
|
||||
#define DMA_PeripheralDataSize_Word ((u32)0x00000200)
|
||||
|
||||
#define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) ((SIZE == DMA_PeripheralDataSize_Byte) || \
|
||||
(SIZE == DMA_PeripheralDataSize_HalfWord) || \
|
||||
(SIZE == DMA_PeripheralDataSize_Word))
|
||||
|
||||
/* DMA memory data size ------------------------------------------------------*/
|
||||
#define DMA_MemoryDataSize_Byte ((u32)0x00000000)
|
||||
#define DMA_MemoryDataSize_HalfWord ((u32)0x00000400)
|
||||
#define DMA_MemoryDataSize_Word ((u32)0x00000800)
|
||||
|
||||
#define IS_DMA_MEMORY_DATA_SIZE(SIZE) ((SIZE == DMA_MemoryDataSize_Byte) || \
|
||||
(SIZE == DMA_MemoryDataSize_HalfWord) || \
|
||||
(SIZE == DMA_MemoryDataSize_Word))
|
||||
|
||||
/* DMA circular/normal mode --------------------------------------------------*/
|
||||
#define DMA_Mode_Circular ((u32)0x00000020)
|
||||
#define DMA_Mode_Normal ((u32)0x00000000)
|
||||
|
||||
#define IS_DMA_MODE(MODE) ((MODE == DMA_Mode_Circular) || (MODE == DMA_Mode_Normal))
|
||||
|
||||
/* DMA priority level --------------------------------------------------------*/
|
||||
#define DMA_Priority_VeryHigh ((u32)0x00003000)
|
||||
#define DMA_Priority_High ((u32)0x00002000)
|
||||
#define DMA_Priority_Medium ((u32)0x00001000)
|
||||
#define DMA_Priority_Low ((u32)0x00000000)
|
||||
|
||||
#define IS_DMA_PRIORITY(PRIORITY) ((PRIORITY == DMA_Priority_VeryHigh) || \
|
||||
(PRIORITY == DMA_Priority_High) || \
|
||||
(PRIORITY == DMA_Priority_Medium) || \
|
||||
(PRIORITY == DMA_Priority_Low))
|
||||
|
||||
/* DMA memory to memory ------------------------------------------------------*/
|
||||
#define DMA_M2M_Enable ((u32)0x00004000)
|
||||
#define DMA_M2M_Disable ((u32)0x00000000)
|
||||
|
||||
#define IS_DMA_M2M_STATE(STATE) ((STATE == DMA_M2M_Enable) || (STATE == DMA_M2M_Disable))
|
||||
|
||||
/* DMA interrupts definition -------------------------------------------------*/
|
||||
#define DMA_IT_TC ((u32)0x00000002)
|
||||
#define DMA_IT_HT ((u32)0x00000004)
|
||||
#define DMA_IT_TE ((u32)0x00000008)
|
||||
|
||||
#define IS_DMA_CONFIG_IT(IT) (((IT & 0xFFFFFFF1) == 0x00) && (IT != 0x00))
|
||||
|
||||
#define DMA_IT_GL1 ((u32)0x00000001)
|
||||
#define DMA_IT_TC1 ((u32)0x00000002)
|
||||
#define DMA_IT_HT1 ((u32)0x00000004)
|
||||
#define DMA_IT_TE1 ((u32)0x00000008)
|
||||
#define DMA_IT_GL2 ((u32)0x00000010)
|
||||
#define DMA_IT_TC2 ((u32)0x00000020)
|
||||
#define DMA_IT_HT2 ((u32)0x00000040)
|
||||
#define DMA_IT_TE2 ((u32)0x00000080)
|
||||
#define DMA_IT_GL3 ((u32)0x00000100)
|
||||
#define DMA_IT_TC3 ((u32)0x00000200)
|
||||
#define DMA_IT_HT3 ((u32)0x00000400)
|
||||
#define DMA_IT_TE3 ((u32)0x00000800)
|
||||
#define DMA_IT_GL4 ((u32)0x00001000)
|
||||
#define DMA_IT_TC4 ((u32)0x00002000)
|
||||
#define DMA_IT_HT4 ((u32)0x00004000)
|
||||
#define DMA_IT_TE4 ((u32)0x00008000)
|
||||
#define DMA_IT_GL5 ((u32)0x00010000)
|
||||
#define DMA_IT_TC5 ((u32)0x00020000)
|
||||
#define DMA_IT_HT5 ((u32)0x00040000)
|
||||
#define DMA_IT_TE5 ((u32)0x00080000)
|
||||
#define DMA_IT_GL6 ((u32)0x00100000)
|
||||
#define DMA_IT_TC6 ((u32)0x00200000)
|
||||
#define DMA_IT_HT6 ((u32)0x00400000)
|
||||
#define DMA_IT_TE6 ((u32)0x00800000)
|
||||
#define DMA_IT_GL7 ((u32)0x01000000)
|
||||
#define DMA_IT_TC7 ((u32)0x02000000)
|
||||
#define DMA_IT_HT7 ((u32)0x04000000)
|
||||
#define DMA_IT_TE7 ((u32)0x08000000)
|
||||
|
||||
#define IS_DMA_CLEAR_IT(IT) (((IT & 0xF0000000) == 0x00) && (IT != 0x00))
|
||||
#define IS_DMA_GET_IT(IT) ((IT == DMA_IT_GL1) || (IT == DMA_IT_TC1) || \
|
||||
(IT == DMA_IT_HT1) || (IT == DMA_IT_TE1) || \
|
||||
(IT == DMA_IT_GL2) || (IT == DMA_IT_TC2) || \
|
||||
(IT == DMA_IT_HT2) || (IT == DMA_IT_TE2) || \
|
||||
(IT == DMA_IT_GL3) || (IT == DMA_IT_TC3) || \
|
||||
(IT == DMA_IT_HT3) || (IT == DMA_IT_TE3) || \
|
||||
(IT == DMA_IT_GL4) || (IT == DMA_IT_TC4) || \
|
||||
(IT == DMA_IT_HT4) || (IT == DMA_IT_TE4) || \
|
||||
(IT == DMA_IT_GL5) || (IT == DMA_IT_TC5) || \
|
||||
(IT == DMA_IT_HT5) || (IT == DMA_IT_TE5) || \
|
||||
(IT == DMA_IT_GL6) || (IT == DMA_IT_TC6) || \
|
||||
(IT == DMA_IT_HT6) || (IT == DMA_IT_TE6) || \
|
||||
(IT == DMA_IT_GL7) || (IT == DMA_IT_TC7) || \
|
||||
(IT == DMA_IT_HT7) || (IT == DMA_IT_TE7))
|
||||
|
||||
/* DMA flags definition ------------------------------------------------------*/
|
||||
#define DMA_FLAG_GL1 ((u32)0x00000001)
|
||||
#define DMA_FLAG_TC1 ((u32)0x00000002)
|
||||
#define DMA_FLAG_HT1 ((u32)0x00000004)
|
||||
#define DMA_FLAG_TE1 ((u32)0x00000008)
|
||||
#define DMA_FLAG_GL2 ((u32)0x00000010)
|
||||
#define DMA_FLAG_TC2 ((u32)0x00000020)
|
||||
#define DMA_FLAG_HT2 ((u32)0x00000040)
|
||||
#define DMA_FLAG_TE2 ((u32)0x00000080)
|
||||
#define DMA_FLAG_GL3 ((u32)0x00000100)
|
||||
#define DMA_FLAG_TC3 ((u32)0x00000200)
|
||||
#define DMA_FLAG_HT3 ((u32)0x00000400)
|
||||
#define DMA_FLAG_TE3 ((u32)0x00000800)
|
||||
#define DMA_FLAG_GL4 ((u32)0x00001000)
|
||||
#define DMA_FLAG_TC4 ((u32)0x00002000)
|
||||
#define DMA_FLAG_HT4 ((u32)0x00004000)
|
||||
#define DMA_FLAG_TE4 ((u32)0x00008000)
|
||||
#define DMA_FLAG_GL5 ((u32)0x00010000)
|
||||
#define DMA_FLAG_TC5 ((u32)0x00020000)
|
||||
#define DMA_FLAG_HT5 ((u32)0x00040000)
|
||||
#define DMA_FLAG_TE5 ((u32)0x00080000)
|
||||
#define DMA_FLAG_GL6 ((u32)0x00100000)
|
||||
#define DMA_FLAG_TC6 ((u32)0x00200000)
|
||||
#define DMA_FLAG_HT6 ((u32)0x00400000)
|
||||
#define DMA_FLAG_TE6 ((u32)0x00800000)
|
||||
#define DMA_FLAG_GL7 ((u32)0x01000000)
|
||||
#define DMA_FLAG_TC7 ((u32)0x02000000)
|
||||
#define DMA_FLAG_HT7 ((u32)0x04000000)
|
||||
#define DMA_FLAG_TE7 ((u32)0x08000000)
|
||||
|
||||
#define IS_DMA_CLEAR_FLAG(FLAG) (((FLAG & 0xF0000000) == 0x00) && (FLAG != 0x00))
|
||||
#define IS_DMA_GET_FLAG(FLAG) ((FLAG == DMA_FLAG_GL1) || (FLAG == DMA_FLAG_TC1) || \
|
||||
(FLAG == DMA_FLAG_HT1) || (FLAG == DMA_FLAG_TE1) || \
|
||||
(FLAG == DMA_FLAG_GL2) || (FLAG == DMA_FLAG_TC2) || \
|
||||
(FLAG == DMA_FLAG_HT2) || (FLAG == DMA_FLAG_TE2) || \
|
||||
(FLAG == DMA_FLAG_GL3) || (FLAG == DMA_FLAG_TC3) || \
|
||||
(FLAG == DMA_FLAG_HT3) || (FLAG == DMA_FLAG_TE3) || \
|
||||
(FLAG == DMA_FLAG_GL4) || (FLAG == DMA_FLAG_TC4) || \
|
||||
(FLAG == DMA_FLAG_HT4) || (FLAG == DMA_FLAG_TE4) || \
|
||||
(FLAG == DMA_FLAG_GL5) || (FLAG == DMA_FLAG_TC5) || \
|
||||
(FLAG == DMA_FLAG_HT5) || (FLAG == DMA_FLAG_TE5) || \
|
||||
(FLAG == DMA_FLAG_GL6) || (FLAG == DMA_FLAG_TC6) || \
|
||||
(FLAG == DMA_FLAG_HT6) || (FLAG == DMA_FLAG_TE6) || \
|
||||
(FLAG == DMA_FLAG_GL7) || (FLAG == DMA_FLAG_TC7) || \
|
||||
(FLAG == DMA_FLAG_HT7) || (FLAG == DMA_FLAG_TE7))
|
||||
|
||||
/* DMA Buffer Size -----------------------------------------------------------*/
|
||||
#define IS_DMA_BUFFER_SIZE(SIZE) ((SIZE >= 0x1) && (SIZE < 0x10000))
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void DMA_DeInit(DMA_Channel_TypeDef* DMA_Channelx);
|
||||
void DMA_Init(DMA_Channel_TypeDef* DMA_Channelx, DMA_InitTypeDef* DMA_InitStruct);
|
||||
void DMA_StructInit(DMA_InitTypeDef* DMA_InitStruct);
|
||||
void DMA_Cmd(DMA_Channel_TypeDef* DMA_Channelx, FunctionalState NewState);
|
||||
void DMA_ITConfig(DMA_Channel_TypeDef* DMA_Channelx, u32 DMA_IT, FunctionalState NewState);
|
||||
u16 DMA_GetCurrDataCounter(DMA_Channel_TypeDef* DMA_Channelx);
|
||||
FlagStatus DMA_GetFlagStatus(u32 DMA_FLAG);
|
||||
void DMA_ClearFlag(u32 DMA_FLAG);
|
||||
ITStatus DMA_GetITStatus(u32 DMA_IT);
|
||||
void DMA_ClearITPendingBit(u32 DMA_IT);
|
||||
|
||||
#endif /*__STM32F10x_DMA_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,111 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_exti.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* EXTI firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_EXTI_H
|
||||
#define __STM32F10x_EXTI_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* EXTI mode enumeration -----------------------------------------------------*/
|
||||
typedef enum
|
||||
{
|
||||
EXTI_Mode_Interrupt = 0x00,
|
||||
EXTI_Mode_Event = 0x04
|
||||
}EXTIMode_TypeDef;
|
||||
|
||||
#define IS_EXTI_MODE(MODE) ((MODE == EXTI_Mode_Interrupt) || (MODE == EXTI_Mode_Event))
|
||||
|
||||
/* EXTI Trigger enumeration --------------------------------------------------*/
|
||||
typedef enum
|
||||
{
|
||||
EXTI_Trigger_Rising = 0x08,
|
||||
EXTI_Trigger_Falling = 0x0C,
|
||||
EXTI_Trigger_Rising_Falling = 0x10
|
||||
}EXTITrigger_TypeDef;
|
||||
|
||||
#define IS_EXTI_TRIGGER(TRIGGER) ((TRIGGER == EXTI_Trigger_Rising) || \
|
||||
(TRIGGER == EXTI_Trigger_Falling) || \
|
||||
(TRIGGER == EXTI_Trigger_Rising_Falling))
|
||||
|
||||
/* EXTI Init Structure definition --------------------------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
u32 EXTI_Line;
|
||||
EXTIMode_TypeDef EXTI_Mode;
|
||||
EXTITrigger_TypeDef EXTI_Trigger;
|
||||
FunctionalState EXTI_LineCmd;
|
||||
}EXTI_InitTypeDef;
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* EXTI Lines ----------------------------------------------------------------*/
|
||||
#define EXTI_Line0 ((u32)0x00001) /* External interrupt line 0 */
|
||||
#define EXTI_Line1 ((u32)0x00002) /* External interrupt line 1 */
|
||||
#define EXTI_Line2 ((u32)0x00004) /* External interrupt line 2 */
|
||||
#define EXTI_Line3 ((u32)0x00008) /* External interrupt line 3 */
|
||||
#define EXTI_Line4 ((u32)0x00010) /* External interrupt line 4 */
|
||||
#define EXTI_Line5 ((u32)0x00020) /* External interrupt line 5 */
|
||||
#define EXTI_Line6 ((u32)0x00040) /* External interrupt line 6 */
|
||||
#define EXTI_Line7 ((u32)0x00080) /* External interrupt line 7 */
|
||||
#define EXTI_Line8 ((u32)0x00100) /* External interrupt line 8 */
|
||||
#define EXTI_Line9 ((u32)0x00200) /* External interrupt line 9 */
|
||||
#define EXTI_Line10 ((u32)0x00400) /* External interrupt line 10 */
|
||||
#define EXTI_Line11 ((u32)0x00800) /* External interrupt line 11 */
|
||||
#define EXTI_Line12 ((u32)0x01000) /* External interrupt line 12 */
|
||||
#define EXTI_Line13 ((u32)0x02000) /* External interrupt line 13 */
|
||||
#define EXTI_Line14 ((u32)0x04000) /* External interrupt line 14 */
|
||||
#define EXTI_Line15 ((u32)0x08000) /* External interrupt line 15 */
|
||||
#define EXTI_Line16 ((u32)0x10000) /* External interrupt line 16
|
||||
Connected to the PVD Output */
|
||||
#define EXTI_Line17 ((u32)0x20000) /* External interrupt line 17
|
||||
Connected to the RTC Alarm event */
|
||||
#define EXTI_Line18 ((u32)0x40000) /* External interrupt line 18
|
||||
Connected to the USB Wakeup from
|
||||
suspend event */
|
||||
|
||||
#define IS_EXTI_LINE(LINE) (((LINE & (u32)0xFFF80000) == 0x00) && (LINE != (u16)0x00))
|
||||
|
||||
#define IS_GET_EXTI_LINE(LINE) ((LINE == EXTI_Line0) || (LINE == EXTI_Line1) || \
|
||||
(LINE == EXTI_Line2) || (LINE == EXTI_Line3) || \
|
||||
(LINE == EXTI_Line4) || (LINE == EXTI_Line5) || \
|
||||
(LINE == EXTI_Line6) || (LINE == EXTI_Line7) || \
|
||||
(LINE == EXTI_Line8) || (LINE == EXTI_Line9) || \
|
||||
(LINE == EXTI_Line10) || (LINE == EXTI_Line11) || \
|
||||
(LINE == EXTI_Line12) || (LINE == EXTI_Line13) || \
|
||||
(LINE == EXTI_Line14) || (LINE == EXTI_Line15) || \
|
||||
(LINE == EXTI_Line16) || (LINE == EXTI_Line17) || \
|
||||
(LINE == EXTI_Line18))
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void EXTI_DeInit(void);
|
||||
void EXTI_Init(EXTI_InitTypeDef* EXTI_InitStruct);
|
||||
void EXTI_StructInit(EXTI_InitTypeDef* EXTI_InitStruct);
|
||||
void EXTI_GenerateSWInterrupt(u32 EXTI_Line);
|
||||
FlagStatus EXTI_GetFlagStatus(u32 EXTI_Line);
|
||||
void EXTI_ClearFlag(u32 EXTI_Line);
|
||||
ITStatus EXTI_GetITStatus(u32 EXTI_Line);
|
||||
void EXTI_ClearITPendingBit(u32 EXTI_Line);
|
||||
|
||||
#endif /* __STM32F10x_EXTI_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,305 @@
|
|||
/**
|
||||
******************************************************************************
|
||||
* @file stm32f10x_flash.h
|
||||
* @author MCD Application Team
|
||||
* @version V3.0.0
|
||||
* @date 04/06/2009
|
||||
* @brief This file contains all the functions prototypes for the FLASH
|
||||
* firmware library.
|
||||
******************************************************************************
|
||||
* @copy
|
||||
*
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
|
||||
* TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
|
||||
* DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
|
||||
* FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
|
||||
* CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*
|
||||
* <h2><center>© COPYRIGHT 2009 STMicroelectronics</center></h2>
|
||||
*/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_FLASH_H
|
||||
#define __STM32F10x_FLASH_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x.h"
|
||||
|
||||
/** @addtogroup StdPeriph_Driver
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @addtogroup FLASH
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup FLASH_Exported_Types
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @brief FLASH Status
|
||||
*/
|
||||
|
||||
typedef enum
|
||||
{
|
||||
FLASH_BUSY = 1,
|
||||
FLASH_ERROR_PG,
|
||||
FLASH_ERROR_WRP,
|
||||
FLASH_COMPLETE,
|
||||
FLASH_TIMEOUT
|
||||
}FLASH_Status;
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FLASH_Exported_Constants
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup Flash_Latency
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FLASH_Latency_0 ((uint32_t)0x00000000) /* FLASH Zero Latency cycle */
|
||||
#define FLASH_Latency_1 ((uint32_t)0x00000001) /* FLASH One Latency cycle */
|
||||
#define FLASH_Latency_2 ((uint32_t)0x00000002) /* FLASH Two Latency cycles */
|
||||
#define IS_FLASH_LATENCY(LATENCY) (((LATENCY) == FLASH_Latency_0) || \
|
||||
((LATENCY) == FLASH_Latency_1) || \
|
||||
((LATENCY) == FLASH_Latency_2))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup Half_Cycle_Enable_Disable
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FLASH_HalfCycleAccess_Enable ((uint32_t)0x00000008) /* FLASH Half Cycle Enable */
|
||||
#define FLASH_HalfCycleAccess_Disable ((uint32_t)0x00000000) /* FLASH Half Cycle Disable */
|
||||
#define IS_FLASH_HALFCYCLEACCESS_STATE(STATE) (((STATE) == FLASH_HalfCycleAccess_Enable) || \
|
||||
((STATE) == FLASH_HalfCycleAccess_Disable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup Prefetch_Buffer_Enable_Disable
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FLASH_PrefetchBuffer_Enable ((uint32_t)0x00000010) /* FLASH Prefetch Buffer Enable */
|
||||
#define FLASH_PrefetchBuffer_Disable ((uint32_t)0x00000000) /* FLASH Prefetch Buffer Disable */
|
||||
#define IS_FLASH_PREFETCHBUFFER_STATE(STATE) (((STATE) == FLASH_PrefetchBuffer_Enable) || \
|
||||
((STATE) == FLASH_PrefetchBuffer_Disable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup Option_Bytes_Write_Protection
|
||||
* @{
|
||||
*/
|
||||
|
||||
/* Values to be used with STM32F10Xxx Medium-density devices: FLASH memory density
|
||||
ranges between 32 and 128 Kbytes with page size equal to 1 Kbytes */
|
||||
#define FLASH_WRProt_Pages0to3 ((uint32_t)0x00000001) /* Write protection of page 0 to 3 */
|
||||
#define FLASH_WRProt_Pages4to7 ((uint32_t)0x00000002) /* Write protection of page 4 to 7 */
|
||||
#define FLASH_WRProt_Pages8to11 ((uint32_t)0x00000004) /* Write protection of page 8 to 11 */
|
||||
#define FLASH_WRProt_Pages12to15 ((uint32_t)0x00000008) /* Write protection of page 12 to 15 */
|
||||
#define FLASH_WRProt_Pages16to19 ((uint32_t)0x00000010) /* Write protection of page 16 to 19 */
|
||||
#define FLASH_WRProt_Pages20to23 ((uint32_t)0x00000020) /* Write protection of page 20 to 23 */
|
||||
#define FLASH_WRProt_Pages24to27 ((uint32_t)0x00000040) /* Write protection of page 24 to 27 */
|
||||
#define FLASH_WRProt_Pages28to31 ((uint32_t)0x00000080) /* Write protection of page 28 to 31 */
|
||||
#define FLASH_WRProt_Pages32to35 ((uint32_t)0x00000100) /* Write protection of page 32 to 35 */
|
||||
#define FLASH_WRProt_Pages36to39 ((uint32_t)0x00000200) /* Write protection of page 36 to 39 */
|
||||
#define FLASH_WRProt_Pages40to43 ((uint32_t)0x00000400) /* Write protection of page 40 to 43 */
|
||||
#define FLASH_WRProt_Pages44to47 ((uint32_t)0x00000800) /* Write protection of page 44 to 47 */
|
||||
#define FLASH_WRProt_Pages48to51 ((uint32_t)0x00001000) /* Write protection of page 48 to 51 */
|
||||
#define FLASH_WRProt_Pages52to55 ((uint32_t)0x00002000) /* Write protection of page 52 to 55 */
|
||||
#define FLASH_WRProt_Pages56to59 ((uint32_t)0x00004000) /* Write protection of page 56 to 59 */
|
||||
#define FLASH_WRProt_Pages60to63 ((uint32_t)0x00008000) /* Write protection of page 60 to 63 */
|
||||
#define FLASH_WRProt_Pages64to67 ((uint32_t)0x00010000) /* Write protection of page 64 to 67 */
|
||||
#define FLASH_WRProt_Pages68to71 ((uint32_t)0x00020000) /* Write protection of page 68 to 71 */
|
||||
#define FLASH_WRProt_Pages72to75 ((uint32_t)0x00040000) /* Write protection of page 72 to 75 */
|
||||
#define FLASH_WRProt_Pages76to79 ((uint32_t)0x00080000) /* Write protection of page 76 to 79 */
|
||||
#define FLASH_WRProt_Pages80to83 ((uint32_t)0x00100000) /* Write protection of page 80 to 83 */
|
||||
#define FLASH_WRProt_Pages84to87 ((uint32_t)0x00200000) /* Write protection of page 84 to 87 */
|
||||
#define FLASH_WRProt_Pages88to91 ((uint32_t)0x00400000) /* Write protection of page 88 to 91 */
|
||||
#define FLASH_WRProt_Pages92to95 ((uint32_t)0x00800000) /* Write protection of page 92 to 95 */
|
||||
#define FLASH_WRProt_Pages96to99 ((uint32_t)0x01000000) /* Write protection of page 96 to 99 */
|
||||
#define FLASH_WRProt_Pages100to103 ((uint32_t)0x02000000) /* Write protection of page 100 to 103 */
|
||||
#define FLASH_WRProt_Pages104to107 ((uint32_t)0x04000000) /* Write protection of page 104 to 107 */
|
||||
#define FLASH_WRProt_Pages108to111 ((uint32_t)0x08000000) /* Write protection of page 108 to 111 */
|
||||
#define FLASH_WRProt_Pages112to115 ((uint32_t)0x10000000) /* Write protection of page 112 to 115 */
|
||||
#define FLASH_WRProt_Pages116to119 ((uint32_t)0x20000000) /* Write protection of page 115 to 119 */
|
||||
#define FLASH_WRProt_Pages120to123 ((uint32_t)0x40000000) /* Write protection of page 120 to 123 */
|
||||
#define FLASH_WRProt_Pages124to127 ((uint32_t)0x80000000) /* Write protection of page 124 to 127 */
|
||||
|
||||
/* Values to be used with STM32F10Xxx High-density devices: FLASH memory density
|
||||
ranges between 256 and 512 Kbytes with page size equal to 2 Kbytes */
|
||||
#define FLASH_WRProt_Pages0to1 ((uint32_t)0x00000001) /* Write protection of page 0 to 1 */
|
||||
#define FLASH_WRProt_Pages2to3 ((uint32_t)0x00000002) /* Write protection of page 2 to 3 */
|
||||
#define FLASH_WRProt_Pages4to5 ((uint32_t)0x00000004) /* Write protection of page 4 to 5 */
|
||||
#define FLASH_WRProt_Pages6to7 ((uint32_t)0x00000008) /* Write protection of page 6 to 7 */
|
||||
#define FLASH_WRProt_Pages8to9 ((uint32_t)0x00000010) /* Write protection of page 8 to 9 */
|
||||
#define FLASH_WRProt_Pages10to11 ((uint32_t)0x00000020) /* Write protection of page 10 to 11 */
|
||||
#define FLASH_WRProt_Pages12to13 ((uint32_t)0x00000040) /* Write protection of page 12 to 13 */
|
||||
#define FLASH_WRProt_Pages14to15 ((uint32_t)0x00000080) /* Write protection of page 14 to 15 */
|
||||
#define FLASH_WRProt_Pages16to17 ((uint32_t)0x00000100) /* Write protection of page 16 to 17 */
|
||||
#define FLASH_WRProt_Pages18to19 ((uint32_t)0x00000200) /* Write protection of page 18 to 19 */
|
||||
#define FLASH_WRProt_Pages20to21 ((uint32_t)0x00000400) /* Write protection of page 20 to 21 */
|
||||
#define FLASH_WRProt_Pages22to23 ((uint32_t)0x00000800) /* Write protection of page 22 to 23 */
|
||||
#define FLASH_WRProt_Pages24to25 ((uint32_t)0x00001000) /* Write protection of page 24 to 25 */
|
||||
#define FLASH_WRProt_Pages26to27 ((uint32_t)0x00002000) /* Write protection of page 26 to 27 */
|
||||
#define FLASH_WRProt_Pages28to29 ((uint32_t)0x00004000) /* Write protection of page 28 to 29 */
|
||||
#define FLASH_WRProt_Pages30to31 ((uint32_t)0x00008000) /* Write protection of page 30 to 31 */
|
||||
#define FLASH_WRProt_Pages32to33 ((uint32_t)0x00010000) /* Write protection of page 32 to 33 */
|
||||
#define FLASH_WRProt_Pages34to35 ((uint32_t)0x00020000) /* Write protection of page 34 to 35 */
|
||||
#define FLASH_WRProt_Pages36to37 ((uint32_t)0x00040000) /* Write protection of page 36 to 37 */
|
||||
#define FLASH_WRProt_Pages38to39 ((uint32_t)0x00080000) /* Write protection of page 38 to 39 */
|
||||
#define FLASH_WRProt_Pages40to41 ((uint32_t)0x00100000) /* Write protection of page 40 to 41 */
|
||||
#define FLASH_WRProt_Pages42to43 ((uint32_t)0x00200000) /* Write protection of page 42 to 43 */
|
||||
#define FLASH_WRProt_Pages44to45 ((uint32_t)0x00400000) /* Write protection of page 44 to 45 */
|
||||
#define FLASH_WRProt_Pages46to47 ((uint32_t)0x00800000) /* Write protection of page 46 to 47 */
|
||||
#define FLASH_WRProt_Pages48to49 ((uint32_t)0x01000000) /* Write protection of page 48 to 49 */
|
||||
#define FLASH_WRProt_Pages50to51 ((uint32_t)0x02000000) /* Write protection of page 50 to 51 */
|
||||
#define FLASH_WRProt_Pages52to53 ((uint32_t)0x04000000) /* Write protection of page 52 to 53 */
|
||||
#define FLASH_WRProt_Pages54to55 ((uint32_t)0x08000000) /* Write protection of page 54 to 55 */
|
||||
#define FLASH_WRProt_Pages56to57 ((uint32_t)0x10000000) /* Write protection of page 56 to 57 */
|
||||
#define FLASH_WRProt_Pages58to59 ((uint32_t)0x20000000) /* Write protection of page 58 to 59 */
|
||||
#define FLASH_WRProt_Pages60to61 ((uint32_t)0x40000000) /* Write protection of page 60 to 61 */
|
||||
#define FLASH_WRProt_Pages62to255 ((uint32_t)0x80000000) /* Write protection of page 62 to 255 */
|
||||
#define FLASH_WRProt_AllPages ((uint32_t)0xFFFFFFFF) /* Write protection of all Pages */
|
||||
|
||||
#define IS_FLASH_WRPROT_PAGE(PAGE) (((PAGE) != 0x00000000))
|
||||
|
||||
#define IS_FLASH_ADDRESS(ADDRESS) (((ADDRESS) >= 0x08000000) && ((ADDRESS) < 0x0807FFFF))
|
||||
|
||||
#define IS_OB_DATA_ADDRESS(ADDRESS) (((ADDRESS) == 0x1FFFF804) || ((ADDRESS) == 0x1FFFF806))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup Option_Bytes_IWatchdog
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define OB_IWDG_SW ((uint16_t)0x0001) /* Software IWDG selected */
|
||||
#define OB_IWDG_HW ((uint16_t)0x0000) /* Hardware IWDG selected */
|
||||
#define IS_OB_IWDG_SOURCE(SOURCE) (((SOURCE) == OB_IWDG_SW) || ((SOURCE) == OB_IWDG_HW))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup Option_Bytes_nRST_STOP
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define OB_STOP_NoRST ((uint16_t)0x0002) /* No reset generated when entering in STOP */
|
||||
#define OB_STOP_RST ((uint16_t)0x0000) /* Reset generated when entering in STOP */
|
||||
#define IS_OB_STOP_SOURCE(SOURCE) (((SOURCE) == OB_STOP_NoRST) || ((SOURCE) == OB_STOP_RST))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup Option_Bytes_nRST_STDBY
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define OB_STDBY_NoRST ((uint16_t)0x0004) /* No reset generated when entering in STANDBY */
|
||||
#define OB_STDBY_RST ((uint16_t)0x0000) /* Reset generated when entering in STANDBY */
|
||||
#define IS_OB_STDBY_SOURCE(SOURCE) (((SOURCE) == OB_STDBY_NoRST) || ((SOURCE) == OB_STDBY_RST))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FLASH_Interrupts
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FLASH_IT_ERROR ((uint32_t)0x00000400) /* FPEC error interrupt source */
|
||||
#define FLASH_IT_EOP ((uint32_t)0x00001000) /* End of FLASH Operation Interrupt source */
|
||||
#define IS_FLASH_IT(IT) ((((IT) & (uint32_t)0xFFFFEBFF) == 0x00000000) && (((IT) != 0x00000000)))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FLASH_Flags
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FLASH_FLAG_BSY ((uint32_t)0x00000001) /* FLASH Busy flag */
|
||||
#define FLASH_FLAG_EOP ((uint32_t)0x00000020) /* FLASH End of Operation flag */
|
||||
#define FLASH_FLAG_PGERR ((uint32_t)0x00000004) /* FLASH Program error flag */
|
||||
#define FLASH_FLAG_WRPRTERR ((uint32_t)0x00000010) /* FLASH Write protected error flag */
|
||||
#define FLASH_FLAG_OPTERR ((uint32_t)0x00000001) /* FLASH Option Byte error flag */
|
||||
|
||||
#define IS_FLASH_CLEAR_FLAG(FLAG) ((((FLAG) & (uint32_t)0xFFFFFFCA) == 0x00000000) && ((FLAG) != 0x00000000))
|
||||
#define IS_FLASH_GET_FLAG(FLAG) (((FLAG) == FLASH_FLAG_BSY) || ((FLAG) == FLASH_FLAG_EOP) || \
|
||||
((FLAG) == FLASH_FLAG_PGERR) || ((FLAG) == FLASH_FLAG_WRPRTERR) || \
|
||||
((FLAG) == FLASH_FLAG_OPTERR))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FLASH_Exported_Macros
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FLASH_Exported_Functions
|
||||
* @{
|
||||
*/
|
||||
|
||||
void FLASH_SetLatency(uint32_t FLASH_Latency);
|
||||
void FLASH_HalfCycleAccessCmd(uint32_t FLASH_HalfCycleAccess);
|
||||
void FLASH_PrefetchBufferCmd(uint32_t FLASH_PrefetchBuffer);
|
||||
void FLASH_Unlock(void);
|
||||
void FLASH_Lock(void);
|
||||
FLASH_Status FLASH_ErasePage(uint32_t Page_Address);
|
||||
FLASH_Status FLASH_EraseAllPages(void);
|
||||
FLASH_Status FLASH_EraseOptionBytes(void);
|
||||
FLASH_Status FLASH_ProgramWord(uint32_t Address, uint32_t Data);
|
||||
FLASH_Status FLASH_ProgramHalfWord(uint32_t Address, uint16_t Data);
|
||||
FLASH_Status FLASH_ProgramOptionByteData(uint32_t Address, uint8_t Data);
|
||||
FLASH_Status FLASH_EnableWriteProtection(uint32_t FLASH_Pages);
|
||||
FLASH_Status FLASH_ReadOutProtection(FunctionalState NewState);
|
||||
FLASH_Status FLASH_UserOptionByteConfig(uint16_t OB_IWDG, uint16_t OB_STOP, uint16_t OB_STDBY);
|
||||
uint32_t FLASH_GetUserOptionByte(void);
|
||||
uint32_t FLASH_GetWriteProtectionOptionByte(void);
|
||||
FlagStatus FLASH_GetReadOutProtectionStatus(void);
|
||||
FlagStatus FLASH_GetPrefetchBufferStatus(void);
|
||||
void FLASH_ITConfig(uint16_t FLASH_IT, FunctionalState NewState);
|
||||
FlagStatus FLASH_GetFlagStatus(uint16_t FLASH_FLAG);
|
||||
void FLASH_ClearFlag(uint16_t FLASH_FLAG);
|
||||
FLASH_Status FLASH_GetStatus(void);
|
||||
FLASH_Status FLASH_WaitForLastOperation(uint32_t Timeout);
|
||||
|
||||
#endif /* __STM32F10x_FLASH_H */
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/******************* (C) COPYRIGHT 2009 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,598 @@
|
|||
/**
|
||||
******************************************************************************
|
||||
* @file stm32f10x_fsmc.h
|
||||
* @author MCD Application Team
|
||||
* @version V3.0.0
|
||||
* @date 04/06/2009
|
||||
* @brief This file contains all the functions prototypes for the FSMC
|
||||
* firmware library.
|
||||
******************************************************************************
|
||||
* @copy
|
||||
*
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
|
||||
* TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
|
||||
* DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
|
||||
* FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
|
||||
* CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*
|
||||
* <h2><center>© COPYRIGHT 2009 STMicroelectronics</center></h2>
|
||||
*/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_FSMC_H
|
||||
#define __STM32F10x_FSMC_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x.h"
|
||||
|
||||
/** @addtogroup StdPeriph_Driver
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @addtogroup FSMC
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Exported_Types
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @brief Timing parameters For NOR/SRAM Banks
|
||||
*/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint32_t FSMC_AddressSetupTime;
|
||||
uint32_t FSMC_AddressHoldTime;
|
||||
uint32_t FSMC_DataSetupTime;
|
||||
uint32_t FSMC_BusTurnAroundDuration;
|
||||
uint32_t FSMC_CLKDivision;
|
||||
uint32_t FSMC_DataLatency;
|
||||
uint32_t FSMC_AccessMode;
|
||||
}FSMC_NORSRAMTimingInitTypeDef;
|
||||
|
||||
/**
|
||||
* @brief FSMC NOR/SRAM Init structure definition
|
||||
*/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint32_t FSMC_Bank;
|
||||
uint32_t FSMC_DataAddressMux;
|
||||
uint32_t FSMC_MemoryType;
|
||||
uint32_t FSMC_MemoryDataWidth;
|
||||
uint32_t FSMC_BurstAccessMode;
|
||||
uint32_t FSMC_WaitSignalPolarity;
|
||||
uint32_t FSMC_WrapMode;
|
||||
uint32_t FSMC_WaitSignalActive;
|
||||
uint32_t FSMC_WriteOperation;
|
||||
uint32_t FSMC_WaitSignal;
|
||||
uint32_t FSMC_ExtendedMode;
|
||||
uint32_t FSMC_WriteBurst;
|
||||
FSMC_NORSRAMTimingInitTypeDef* FSMC_ReadWriteTimingStruct;/* Timing Parameters for write and read access if the ExtendedMode is not used*/
|
||||
FSMC_NORSRAMTimingInitTypeDef* FSMC_WriteTimingStruct;/* Timing Parameters for write access if the ExtendedMode is used*/
|
||||
}FSMC_NORSRAMInitTypeDef;
|
||||
|
||||
/**
|
||||
* @brief Timing parameters For FSMC NAND and PCCARD Banks
|
||||
*/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint32_t FSMC_SetupTime;
|
||||
uint32_t FSMC_WaitSetupTime;
|
||||
uint32_t FSMC_HoldSetupTime;
|
||||
uint32_t FSMC_HiZSetupTime;
|
||||
}FSMC_NAND_PCCARDTimingInitTypeDef;
|
||||
|
||||
/**
|
||||
* @brief FSMC NAND Init structure definition
|
||||
*/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint32_t FSMC_Bank;
|
||||
uint32_t FSMC_Waitfeature;
|
||||
uint32_t FSMC_MemoryDataWidth;
|
||||
uint32_t FSMC_ECC;
|
||||
uint32_t FSMC_ECCPageSize;
|
||||
uint32_t FSMC_TCLRSetupTime;
|
||||
uint32_t FSMC_TARSetupTime;
|
||||
FSMC_NAND_PCCARDTimingInitTypeDef* FSMC_CommonSpaceTimingStruct;/* FSMC Common Space Timing */
|
||||
FSMC_NAND_PCCARDTimingInitTypeDef* FSMC_AttributeSpaceTimingStruct;/* FSMC Attribute Space Timing */
|
||||
}FSMC_NANDInitTypeDef;
|
||||
|
||||
/**
|
||||
* @brief FSMC PCCARD Init structure definition
|
||||
*/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint32_t FSMC_Waitfeature;
|
||||
uint32_t FSMC_TCLRSetupTime;
|
||||
uint32_t FSMC_TARSetupTime;
|
||||
FSMC_NAND_PCCARDTimingInitTypeDef* FSMC_CommonSpaceTimingStruct;/* FSMC Common Space Timing */
|
||||
FSMC_NAND_PCCARDTimingInitTypeDef* FSMC_AttributeSpaceTimingStruct; /* FSMC Attribute Space Timing */
|
||||
FSMC_NAND_PCCARDTimingInitTypeDef* FSMC_IOSpaceTimingStruct; /* FSMC IO Space Timing */
|
||||
}FSMC_PCCARDInitTypeDef;
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Exported_Constants
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Banks_definitions
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_Bank1_NORSRAM1 ((uint32_t)0x00000000)
|
||||
#define FSMC_Bank1_NORSRAM2 ((uint32_t)0x00000002)
|
||||
#define FSMC_Bank1_NORSRAM3 ((uint32_t)0x00000004)
|
||||
#define FSMC_Bank1_NORSRAM4 ((uint32_t)0x00000006)
|
||||
#define FSMC_Bank2_NAND ((uint32_t)0x00000010)
|
||||
#define FSMC_Bank3_NAND ((uint32_t)0x00000100)
|
||||
#define FSMC_Bank4_PCCARD ((uint32_t)0x00001000)
|
||||
|
||||
#define IS_FSMC_NORSRAM_BANK(BANK) (((BANK) == FSMC_Bank1_NORSRAM1) || \
|
||||
((BANK) == FSMC_Bank1_NORSRAM2) || \
|
||||
((BANK) == FSMC_Bank1_NORSRAM3) || \
|
||||
((BANK) == FSMC_Bank1_NORSRAM4))
|
||||
|
||||
#define IS_FSMC_NAND_BANK(BANK) (((BANK) == FSMC_Bank2_NAND) || \
|
||||
((BANK) == FSMC_Bank3_NAND))
|
||||
|
||||
#define IS_FSMC_GETFLAG_BANK(BANK) (((BANK) == FSMC_Bank2_NAND) || \
|
||||
((BANK) == FSMC_Bank3_NAND) || \
|
||||
((BANK) == FSMC_Bank4_PCCARD))
|
||||
|
||||
#define IS_FSMC_IT_BANK(BANK) (((BANK) == FSMC_Bank2_NAND) || \
|
||||
((BANK) == FSMC_Bank3_NAND) || \
|
||||
((BANK) == FSMC_Bank4_PCCARD))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup NOR_SRAM_Banks
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Data_Address_Bus_Multiplexing
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_DataAddressMux_Disable ((uint32_t)0x00000000)
|
||||
#define FSMC_DataAddressMux_Enable ((uint32_t)0x00000002)
|
||||
#define IS_FSMC_MUX(MUX) (((MUX) == FSMC_DataAddressMux_Disable) || \
|
||||
((MUX) == FSMC_DataAddressMux_Enable))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Memory_Type
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_MemoryType_SRAM ((uint32_t)0x00000000)
|
||||
#define FSMC_MemoryType_PSRAM ((uint32_t)0x00000004)
|
||||
#define FSMC_MemoryType_NOR ((uint32_t)0x00000008)
|
||||
#define IS_FSMC_MEMORY(MEMORY) (((MEMORY) == FSMC_MemoryType_SRAM) || \
|
||||
((MEMORY) == FSMC_MemoryType_PSRAM)|| \
|
||||
((MEMORY) == FSMC_MemoryType_NOR))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Data_Width
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_MemoryDataWidth_8b ((uint32_t)0x00000000)
|
||||
#define FSMC_MemoryDataWidth_16b ((uint32_t)0x00000010)
|
||||
#define IS_FSMC_MEMORY_WIDTH(WIDTH) (((WIDTH) == FSMC_MemoryDataWidth_8b) || \
|
||||
((WIDTH) == FSMC_MemoryDataWidth_16b))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Burst_Access_Mode
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_BurstAccessMode_Disable ((uint32_t)0x00000000)
|
||||
#define FSMC_BurstAccessMode_Enable ((uint32_t)0x00000100)
|
||||
#define IS_FSMC_BURSTMODE(STATE) (((STATE) == FSMC_BurstAccessMode_Disable) || \
|
||||
((STATE) == FSMC_BurstAccessMode_Enable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Wait_Signal_Polarity
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_WaitSignalPolarity_Low ((uint32_t)0x00000000)
|
||||
#define FSMC_WaitSignalPolarity_High ((uint32_t)0x00000200)
|
||||
#define IS_FSMC_WAIT_POLARITY(POLARITY) (((POLARITY) == FSMC_WaitSignalPolarity_Low) || \
|
||||
((POLARITY) == FSMC_WaitSignalPolarity_High))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Wrap_Mode
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_WrapMode_Disable ((uint32_t)0x00000000)
|
||||
#define FSMC_WrapMode_Enable ((uint32_t)0x00000400)
|
||||
#define IS_FSMC_WRAP_MODE(MODE) (((MODE) == FSMC_WrapMode_Disable) || \
|
||||
((MODE) == FSMC_WrapMode_Enable))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Wait_Timing
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_WaitSignalActive_BeforeWaitState ((uint32_t)0x00000000)
|
||||
#define FSMC_WaitSignalActive_DuringWaitState ((uint32_t)0x00000800)
|
||||
#define IS_FSMC_WAIT_SIGNAL_ACTIVE(ACTIVE) (((ACTIVE) == FSMC_WaitSignalActive_BeforeWaitState) || \
|
||||
((ACTIVE) == FSMC_WaitSignalActive_DuringWaitState))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Write_Operation
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_WriteOperation_Disable ((uint32_t)0x00000000)
|
||||
#define FSMC_WriteOperation_Enable ((uint32_t)0x00001000)
|
||||
#define IS_FSMC_WRITE_OPERATION(OPERATION) (((OPERATION) == FSMC_WriteOperation_Disable) || \
|
||||
((OPERATION) == FSMC_WriteOperation_Enable))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Wait_Signal
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_WaitSignal_Disable ((uint32_t)0x00000000)
|
||||
#define FSMC_WaitSignal_Enable ((uint32_t)0x00002000)
|
||||
#define IS_FSMC_WAITE_SIGNAL(SIGNAL) (((SIGNAL) == FSMC_WaitSignal_Disable) || \
|
||||
((SIGNAL) == FSMC_WaitSignal_Enable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Extended_Mode
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_ExtendedMode_Disable ((uint32_t)0x00000000)
|
||||
#define FSMC_ExtendedMode_Enable ((uint32_t)0x00004000)
|
||||
|
||||
#define IS_FSMC_EXTENDED_MODE(MODE) (((MODE) == FSMC_ExtendedMode_Disable) || \
|
||||
((MODE) == FSMC_ExtendedMode_Enable))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Write_Burst
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_WriteBurst_Disable ((uint32_t)0x00000000)
|
||||
#define FSMC_WriteBurst_Enable ((uint32_t)0x00080000)
|
||||
#define IS_FSMC_WRITE_BURST(BURST) (((BURST) == FSMC_WriteBurst_Disable) || \
|
||||
((BURST) == FSMC_WriteBurst_Enable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Address_Setup_Time
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_ADDRESS_SETUP_TIME(TIME) ((TIME) <= 0xF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Address_Hold_Time
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_ADDRESS_HOLD_TIME(TIME) ((TIME) <= 0xF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Data_Setup_Time
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_DATASETUP_TIME(TIME) (((TIME) > 0) && ((TIME) <= 0xFF))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Bus_Turn_around_Duration
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_TURNAROUND_TIME(TIME) ((TIME) <= 0xF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_CLK_Division
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_CLK_DIV(DIV) ((DIV) <= 0xF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Data_Latency
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_DATA_LATENCY(LATENCY) ((LATENCY) <= 0xF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Access_Mode
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_AccessMode_A ((uint32_t)0x00000000)
|
||||
#define FSMC_AccessMode_B ((uint32_t)0x10000000)
|
||||
#define FSMC_AccessMode_C ((uint32_t)0x20000000)
|
||||
#define FSMC_AccessMode_D ((uint32_t)0x30000000)
|
||||
#define IS_FSMC_ACCESS_MODE(MODE) (((MODE) == FSMC_AccessMode_A) || \
|
||||
((MODE) == FSMC_AccessMode_B) || \
|
||||
((MODE) == FSMC_AccessMode_C) || \
|
||||
((MODE) == FSMC_AccessMode_D))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup NAND_and_PCCARD_Banks
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Wait_feature
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_Waitfeature_Disable ((uint32_t)0x00000000)
|
||||
#define FSMC_Waitfeature_Enable ((uint32_t)0x00000002)
|
||||
#define IS_FSMC_WAIT_FEATURE(FEATURE) (((FEATURE) == FSMC_Waitfeature_Disable) || \
|
||||
((FEATURE) == FSMC_Waitfeature_Enable))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Memory_Data_Width
|
||||
* @{
|
||||
*/
|
||||
#define FSMC_MemoryDataWidth_8b ((uint32_t)0x00000000)
|
||||
#define FSMC_MemoryDataWidth_16b ((uint32_t)0x00000010)
|
||||
#define IS_FSMC_DATA_WIDTH(WIDTH) (((WIDTH) == FSMC_MemoryDataWidth_8b) || \
|
||||
((WIDTH) == FSMC_MemoryDataWidth_16b))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_ECC
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_ECC_Disable ((uint32_t)0x00000000)
|
||||
#define FSMC_ECC_Enable ((uint32_t)0x00000040)
|
||||
#define IS_FSMC_ECC_STATE(STATE) (((STATE) == FSMC_ECC_Disable) || \
|
||||
((STATE) == FSMC_ECC_Enable))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_ECC_Page_Size
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_ECCPageSize_256Bytes ((uint32_t)0x00000000)
|
||||
#define FSMC_ECCPageSize_512Bytes ((uint32_t)0x00020000)
|
||||
#define FSMC_ECCPageSize_1024Bytes ((uint32_t)0x00040000)
|
||||
#define FSMC_ECCPageSize_2048Bytes ((uint32_t)0x00060000)
|
||||
#define FSMC_ECCPageSize_4096Bytes ((uint32_t)0x00080000)
|
||||
#define FSMC_ECCPageSize_8192Bytes ((uint32_t)0x000A0000)
|
||||
#define IS_FSMC_ECCPAGE_SIZE(SIZE) (((SIZE) == FSMC_ECCPageSize_256Bytes) || \
|
||||
((SIZE) == FSMC_ECCPageSize_512Bytes) || \
|
||||
((SIZE) == FSMC_ECCPageSize_1024Bytes) || \
|
||||
((SIZE) == FSMC_ECCPageSize_2048Bytes) || \
|
||||
((SIZE) == FSMC_ECCPageSize_4096Bytes) || \
|
||||
((SIZE) == FSMC_ECCPageSize_8192Bytes))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_TCLR_Setup_Time
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_TCLR_TIME(TIME) ((TIME) <= 0xFF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_TAR_Setup_Time
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_TAR_TIME(TIME) ((TIME) <= 0xFF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Setup_Time
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_SETUP_TIME(TIME) ((TIME) <= 0xFF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Wait_Setup_Time
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_WAIT_TIME(TIME) ((TIME) <= 0xFF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Hold_Setup_Time
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_HOLD_TIME(TIME) ((TIME) <= 0xFF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_HiZ_Setup_Time
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_FSMC_HIZ_TIME(TIME) ((TIME) <= 0xFF)
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Interrupt_sources
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_IT_RisingEdge ((uint32_t)0x00000008)
|
||||
#define FSMC_IT_Level ((uint32_t)0x00000010)
|
||||
#define FSMC_IT_FallingEdge ((uint32_t)0x00000020)
|
||||
#define IS_FSMC_IT(IT) ((((IT) & (uint32_t)0xFFFFFFC7) == 0x00000000) && ((IT) != 0x00000000))
|
||||
#define IS_FSMC_GET_IT(IT) (((IT) == FSMC_IT_RisingEdge) || \
|
||||
((IT) == FSMC_IT_Level) || \
|
||||
((IT) == FSMC_IT_FallingEdge))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Flags
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define FSMC_FLAG_RisingEdge ((uint32_t)0x00000001)
|
||||
#define FSMC_FLAG_Level ((uint32_t)0x00000002)
|
||||
#define FSMC_FLAG_FallingEdge ((uint32_t)0x00000004)
|
||||
#define FSMC_FLAG_FEMPT ((uint32_t)0x00000040)
|
||||
#define IS_FSMC_GET_FLAG(FLAG) (((FLAG) == FSMC_FLAG_RisingEdge) || \
|
||||
((FLAG) == FSMC_FLAG_Level) || \
|
||||
((FLAG) == FSMC_FLAG_FallingEdge) || \
|
||||
((FLAG) == FSMC_FLAG_FEMPT))
|
||||
|
||||
#define IS_FSMC_CLEAR_FLAG(FLAG) ((((FLAG) & (uint32_t)0xFFFFFFF8) == 0x00000000) && ((FLAG) != 0x00000000))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Exported_Macros
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup FSMC_Exported_Functions
|
||||
* @{
|
||||
*/
|
||||
|
||||
void FSMC_NORSRAMDeInit(uint32_t FSMC_Bank);
|
||||
void FSMC_NANDDeInit(uint32_t FSMC_Bank);
|
||||
void FSMC_PCCARDDeInit(void);
|
||||
void FSMC_NORSRAMInit(FSMC_NORSRAMInitTypeDef* FSMC_NORSRAMInitStruct);
|
||||
void FSMC_NANDInit(FSMC_NANDInitTypeDef* FSMC_NANDInitStruct);
|
||||
void FSMC_PCCARDInit(FSMC_PCCARDInitTypeDef* FSMC_PCCARDInitStruct);
|
||||
void FSMC_NORSRAMStructInit(FSMC_NORSRAMInitTypeDef* FSMC_NORSRAMInitStruct);
|
||||
void FSMC_NANDStructInit(FSMC_NANDInitTypeDef* FSMC_NANDInitStruct);
|
||||
void FSMC_PCCARDStructInit(FSMC_PCCARDInitTypeDef* FSMC_PCCARDInitStruct);
|
||||
void FSMC_NORSRAMCmd(uint32_t FSMC_Bank, FunctionalState NewState);
|
||||
void FSMC_NANDCmd(uint32_t FSMC_Bank, FunctionalState NewState);
|
||||
void FSMC_PCCARDCmd(FunctionalState NewState);
|
||||
void FSMC_NANDECCCmd(uint32_t FSMC_Bank, FunctionalState NewState);
|
||||
uint32_t FSMC_GetECC(uint32_t FSMC_Bank);
|
||||
void FSMC_ITConfig(uint32_t FSMC_Bank, uint32_t FSMC_IT, FunctionalState NewState);
|
||||
FlagStatus FSMC_GetFlagStatus(uint32_t FSMC_Bank, uint32_t FSMC_FLAG);
|
||||
void FSMC_ClearFlag(uint32_t FSMC_Bank, uint32_t FSMC_FLAG);
|
||||
ITStatus FSMC_GetITStatus(uint32_t FSMC_Bank, uint32_t FSMC_IT);
|
||||
void FSMC_ClearITPendingBit(uint32_t FSMC_Bank, uint32_t FSMC_IT);
|
||||
|
||||
#endif /*__STM32F10x_FSMC_H */
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/******************* (C) COPYRIGHT 2009 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,195 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_gpio.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* GPIO firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_GPIO_H
|
||||
#define __STM32F10x_GPIO_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Output Maximum frequency selection ----------------------------------------*/
|
||||
typedef enum
|
||||
{
|
||||
GPIO_Speed_10MHz = 1,
|
||||
GPIO_Speed_2MHz,
|
||||
GPIO_Speed_50MHz
|
||||
}GPIOSpeed_TypeDef;
|
||||
|
||||
#define IS_GPIO_SPEED(SPEED) ((SPEED == GPIO_Speed_10MHz) || (SPEED == GPIO_Speed_2MHz) || \
|
||||
(SPEED == GPIO_Speed_50MHz))
|
||||
|
||||
/* Configuration Mode enumeration --------------------------------------------*/
|
||||
typedef enum
|
||||
{ GPIO_Mode_AIN = 0x0,
|
||||
GPIO_Mode_IN_FLOATING = 0x04,
|
||||
GPIO_Mode_IPD = 0x28,
|
||||
GPIO_Mode_IPU = 0x48,
|
||||
GPIO_Mode_Out_OD = 0x14,
|
||||
GPIO_Mode_Out_PP = 0x10,
|
||||
GPIO_Mode_AF_OD = 0x1C,
|
||||
GPIO_Mode_AF_PP = 0x18
|
||||
}GPIOMode_TypeDef;
|
||||
|
||||
#define IS_GPIO_MODE(MODE) ((MODE == GPIO_Mode_AIN) || (MODE == GPIO_Mode_IN_FLOATING) || \
|
||||
(MODE == GPIO_Mode_IPD) || (MODE == GPIO_Mode_IPU) || \
|
||||
(MODE == GPIO_Mode_Out_OD) || (MODE == GPIO_Mode_Out_PP) || \
|
||||
(MODE == GPIO_Mode_AF_OD) || (MODE == GPIO_Mode_AF_PP))
|
||||
|
||||
/* GPIO Init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u16 GPIO_Pin;
|
||||
GPIOSpeed_TypeDef GPIO_Speed;
|
||||
GPIOMode_TypeDef GPIO_Mode;
|
||||
}GPIO_InitTypeDef;
|
||||
|
||||
/* Bit_SET and Bit_RESET enumeration -----------------------------------------*/
|
||||
typedef enum
|
||||
{ Bit_RESET = 0,
|
||||
Bit_SET
|
||||
}BitAction;
|
||||
#define IS_GPIO_BIT_ACTION(ACTION) ((ACTION == Bit_RESET) || (ACTION == Bit_SET))
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* GPIO pins define ----------------------------------------------------------*/
|
||||
#define GPIO_Pin_0 ((u16)0x0001) /* Pin 0 selected */
|
||||
#define GPIO_Pin_1 ((u16)0x0002) /* Pin 1 selected */
|
||||
#define GPIO_Pin_2 ((u16)0x0004) /* Pin 2 selected */
|
||||
#define GPIO_Pin_3 ((u16)0x0008) /* Pin 3 selected */
|
||||
#define GPIO_Pin_4 ((u16)0x0010) /* Pin 4 selected */
|
||||
#define GPIO_Pin_5 ((u16)0x0020) /* Pin 5 selected */
|
||||
#define GPIO_Pin_6 ((u16)0x0040) /* Pin 6 selected */
|
||||
#define GPIO_Pin_7 ((u16)0x0080) /* Pin 7 selected */
|
||||
#define GPIO_Pin_8 ((u16)0x0100) /* Pin 8 selected */
|
||||
#define GPIO_Pin_9 ((u16)0x0200) /* Pin 9 selected */
|
||||
#define GPIO_Pin_10 ((u16)0x0400) /* Pin 10 selected */
|
||||
#define GPIO_Pin_11 ((u16)0x0800) /* Pin 11 selected */
|
||||
#define GPIO_Pin_12 ((u16)0x1000) /* Pin 12 selected */
|
||||
#define GPIO_Pin_13 ((u16)0x2000) /* Pin 13 selected */
|
||||
#define GPIO_Pin_14 ((u16)0x4000) /* Pin 14 selected */
|
||||
#define GPIO_Pin_15 ((u16)0x8000) /* Pin 15 selected */
|
||||
#define GPIO_Pin_All ((u16)0xFFFF) /* All pins selected */
|
||||
|
||||
#define IS_GPIO_PIN(PIN) (((PIN & (u16)0x00) == 0x00) && (PIN != (u16)0x00))
|
||||
|
||||
/* GPIO Remap define ---------------------------------------------------------*/
|
||||
#define GPIO_Remap_SPI1 ((u32)0x00000001) /* SPI1 Alternate Function mapping */
|
||||
#define GPIO_Remap_I2C1 ((u32)0x00000002) /* I2C1 Alternate Function mapping */
|
||||
#define GPIO_Remap_USART1 ((u32)0x00000004) /* USART1 Alternate Function mapping */
|
||||
#define GPIO_Remap_USART2 ((u32)0x00000008) /* USART2 Alternate Function mapping */
|
||||
#define GPIO_PartialRemap_USART3 ((u32)0x00140010) /* USART3 Partial Alternate Function mapping */
|
||||
#define GPIO_FullRemap_USART3 ((u32)0x00140030) /* USART3 Full Alternate Function mapping */
|
||||
#define GPIO_PartialRemap_TIM1 ((u32)0x00160040) /* TIM1 Partial Alternate Function mapping */
|
||||
#define GPIO_FullRemap_TIM1 ((u32)0x001600C0) /* TIM1 Full Alternate Function mapping */
|
||||
#define GPIO_PartialRemap1_TIM2 ((u32)0x00180100) /* TIM2 Partial1 Alternate Function mapping */
|
||||
#define GPIO_PartialRemap2_TIM2 ((u32)0x00180200) /* TIM2 Partial2 Alternate Function mapping */
|
||||
#define GPIO_FullRemap_TIM2 ((u32)0x00180300) /* TIM2 Full Alternate Function mapping */
|
||||
#define GPIO_PartialRemap_TIM3 ((u32)0x001A0800) /* TIM3 Partial Alternate Function mapping */
|
||||
#define GPIO_FullRemap_TIM3 ((u32)0x001A0C00) /* TIM3 Full Alternate Function mapping */
|
||||
#define GPIO_Remap_TIM4 ((u32)0x00001000) /* TIM4 Alternate Function mapping */
|
||||
#define GPIO_Remap1_CAN ((u32)0x001D2000) /* CAN Alternate Function mapping */
|
||||
#define GPIO_Remap2_CAN ((u32)0x001D6000) /* CAN Alternate Function mapping */
|
||||
#define GPIO_Remap_PD01 ((u32)0x00008000) /* PD01 Alternate Function mapping */
|
||||
#define GPIO_Remap_SWJ_NoJTRST ((u32)0x00300100) /* Full SWJ Enabled (JTAG-DP + SW-DP) but without JTRST */
|
||||
#define GPIO_Remap_SWJ_JTAGDisable ((u32)0x00300200) /* JTAG-DP Disabled and SW-DP Enabled */
|
||||
#define GPIO_Remap_SWJ_Disable ((u32)0x00300400) /* Full SWJ Disabled (JTAG-DP + SW-DP) */
|
||||
|
||||
#define IS_GPIO_REMAP(REMAP) ((REMAP == GPIO_Remap_SPI1) || (REMAP == GPIO_Remap_I2C1) || \
|
||||
(REMAP == GPIO_Remap_USART1) || (REMAP == GPIO_Remap_USART2) || \
|
||||
(REMAP == GPIO_PartialRemap_USART3) || (REMAP == GPIO_FullRemap_USART3) || \
|
||||
(REMAP == GPIO_PartialRemap_TIM1) || (REMAP == GPIO_FullRemap_TIM1) || \
|
||||
(REMAP == GPIO_PartialRemap1_TIM2) || (REMAP == GPIO_PartialRemap2_TIM2) || \
|
||||
(REMAP == GPIO_FullRemap_TIM2) || (REMAP == GPIO_PartialRemap_TIM3) || \
|
||||
(REMAP == GPIO_FullRemap_TIM3) || (REMAP == GPIO_Remap_TIM4) || \
|
||||
(REMAP == GPIO_Remap1_CAN) || (REMAP == GPIO_Remap2_CAN) || \
|
||||
(REMAP == GPIO_Remap_PD01) || (REMAP == GPIO_Remap_SWJ_NoJTRST) || \
|
||||
(REMAP == GPIO_Remap_SWJ_JTAGDisable) || (REMAP == GPIO_Remap_SWJ_Disable))
|
||||
|
||||
/* GPIO Port Sources ---------------------------------------------------------*/
|
||||
#define GPIO_PortSourceGPIOA ((u8)0x00)
|
||||
#define GPIO_PortSourceGPIOB ((u8)0x01)
|
||||
#define GPIO_PortSourceGPIOC ((u8)0x02)
|
||||
#define GPIO_PortSourceGPIOD ((u8)0x03)
|
||||
#define GPIO_PortSourceGPIOE ((u8)0x04)
|
||||
|
||||
#define IS_GPIO_PORT_SOURCE(PORTSOURCE) ((PORTSOURCE == GPIO_PortSourceGPIOA) || \
|
||||
(PORTSOURCE == GPIO_PortSourceGPIOB) || \
|
||||
(PORTSOURCE == GPIO_PortSourceGPIOC) || \
|
||||
(PORTSOURCE == GPIO_PortSourceGPIOD) || \
|
||||
(PORTSOURCE == GPIO_PortSourceGPIOE))
|
||||
|
||||
/* GPIO Pin sources ----------------------------------------------------------*/
|
||||
#define GPIO_PinSource0 ((u8)0x00)
|
||||
#define GPIO_PinSource1 ((u8)0x01)
|
||||
#define GPIO_PinSource2 ((u8)0x02)
|
||||
#define GPIO_PinSource3 ((u8)0x03)
|
||||
#define GPIO_PinSource4 ((u8)0x04)
|
||||
#define GPIO_PinSource5 ((u8)0x05)
|
||||
#define GPIO_PinSource6 ((u8)0x06)
|
||||
#define GPIO_PinSource7 ((u8)0x07)
|
||||
#define GPIO_PinSource8 ((u8)0x08)
|
||||
#define GPIO_PinSource9 ((u8)0x09)
|
||||
#define GPIO_PinSource10 ((u8)0x0A)
|
||||
#define GPIO_PinSource11 ((u8)0x0B)
|
||||
#define GPIO_PinSource12 ((u8)0x0C)
|
||||
#define GPIO_PinSource13 ((u8)0x0D)
|
||||
#define GPIO_PinSource14 ((u8)0x0E)
|
||||
#define GPIO_PinSource15 ((u8)0x0F)
|
||||
|
||||
#define IS_GPIO_PIN_SOURCE(PINSOURCE) ((PINSOURCE == GPIO_PinSource0) || \
|
||||
(PINSOURCE == GPIO_PinSource1) || \
|
||||
(PINSOURCE == GPIO_PinSource2) || \
|
||||
(PINSOURCE == GPIO_PinSource3) || \
|
||||
(PINSOURCE == GPIO_PinSource4) || \
|
||||
(PINSOURCE == GPIO_PinSource5) || \
|
||||
(PINSOURCE == GPIO_PinSource6) || \
|
||||
(PINSOURCE == GPIO_PinSource7) || \
|
||||
(PINSOURCE == GPIO_PinSource8) || \
|
||||
(PINSOURCE == GPIO_PinSource9) || \
|
||||
(PINSOURCE == GPIO_PinSource10) || \
|
||||
(PINSOURCE == GPIO_PinSource11) || \
|
||||
(PINSOURCE == GPIO_PinSource12) || \
|
||||
(PINSOURCE == GPIO_PinSource13) || \
|
||||
(PINSOURCE == GPIO_PinSource14) || \
|
||||
(PINSOURCE == GPIO_PinSource15))
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void GPIO_DeInit(GPIO_TypeDef* GPIOx);
|
||||
void GPIO_AFIODeInit(void);
|
||||
void GPIO_Init(GPIO_TypeDef* GPIOx, GPIO_InitTypeDef* GPIO_InitStruct);
|
||||
void GPIO_StructInit(GPIO_InitTypeDef* GPIO_InitStruct);
|
||||
u8 GPIO_ReadInputDataBit(GPIO_TypeDef* GPIOx, u16 GPIO_Pin);
|
||||
u16 GPIO_ReadInputData(GPIO_TypeDef* GPIOx);
|
||||
u8 GPIO_ReadOutputDataBit(GPIO_TypeDef* GPIOx, u16 GPIO_Pin);
|
||||
u16 GPIO_ReadOutputData(GPIO_TypeDef* GPIOx);
|
||||
void GPIO_WriteBit(GPIO_TypeDef* GPIOx, u16 GPIO_Pin, BitAction BitVal);
|
||||
void GPIO_Write(GPIO_TypeDef* GPIOx, u16 PortVal);
|
||||
void GPIO_PinLockConfig(GPIO_TypeDef* GPIOx, u16 GPIO_Pin);
|
||||
void GPIO_EventOutputConfig(u8 GPIO_PortSource, u8 GPIO_PinSource);
|
||||
void GPIO_EventOutputCmd(FunctionalState NewState);
|
||||
void GPIO_PinRemapConfig(u32 GPIO_Remap, FunctionalState NewState);
|
||||
void GPIO_EXTILineConfig(u8 GPIO_PortSource, u8 GPIO_PinSource);
|
||||
|
||||
#endif /* __STM32F10x_GPIO_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,286 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_i2c.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* I2C firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_I2C_H
|
||||
#define __STM32F10x_I2C_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* I2C Init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u16 I2C_Mode;
|
||||
u16 I2C_DutyCycle;
|
||||
u16 I2C_OwnAddress1;
|
||||
u16 I2C_Ack;
|
||||
u16 I2C_AcknowledgedAddress;
|
||||
u32 I2C_ClockSpeed;
|
||||
}I2C_InitTypeDef;
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* I2C modes */
|
||||
#define I2C_Mode_I2C ((u16)0x0000)
|
||||
#define I2C_Mode_SMBusDevice ((u16)0x0002)
|
||||
#define I2C_Mode_SMBusHost ((u16)0x000A)
|
||||
|
||||
#define IS_I2C_MODE(MODE) ((MODE == I2C_Mode_I2C) || \
|
||||
(MODE == I2C_Mode_SMBusDevice) || \
|
||||
(MODE == I2C_Mode_SMBusHost))
|
||||
/* I2C duty cycle in fast mode */
|
||||
#define I2C_DutyCycle_16_9 ((u16)0x4000)
|
||||
#define I2C_DutyCycle_2 ((u16)0xBFFF)
|
||||
|
||||
#define IS_I2C_DUTY_CYCLE(CYCLE) ((CYCLE == I2C_DutyCycle_16_9) || \
|
||||
(CYCLE == I2C_DutyCycle_2))
|
||||
|
||||
/* I2C cknowledgementy */
|
||||
#define I2C_Ack_Enable ((u16)0x0400)
|
||||
#define I2C_Ack_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_I2C_ACK_STATE(STATE) ((STATE == I2C_Ack_Enable) || \
|
||||
(STATE == I2C_Ack_Disable))
|
||||
|
||||
/* I2C transfer direction */
|
||||
#define I2C_Direction_Transmitter ((u8)0x00)
|
||||
#define I2C_Direction_Receiver ((u8)0x01)
|
||||
|
||||
#define IS_I2C_DIRECTION(DIRECTION) ((DIRECTION == I2C_Direction_Transmitter) || \
|
||||
(DIRECTION == I2C_Direction_Receiver))
|
||||
|
||||
/* I2C acknowledged address defines */
|
||||
#define I2C_AcknowledgedAddress_7bit ((u16)0x4000)
|
||||
#define I2C_AcknowledgedAddress_10bit ((u16)0xC000)
|
||||
|
||||
#define IS_I2C_ACKNOWLEDGE_ADDRESS(ADDRESS) ((ADDRESS == I2C_AcknowledgedAddress_7bit) || \
|
||||
(ADDRESS == I2C_AcknowledgedAddress_10bit))
|
||||
|
||||
/* I2C registers */
|
||||
#define I2C_Register_CR1 ((u8)0x00)
|
||||
#define I2C_Register_CR2 ((u8)0x04)
|
||||
#define I2C_Register_OAR1 ((u8)0x08)
|
||||
#define I2C_Register_OAR2 ((u8)0x0C)
|
||||
#define I2C_Register_DR ((u8)0x10)
|
||||
#define I2C_Register_SR1 ((u8)0x14)
|
||||
#define I2C_Register_SR2 ((u8)0x18)
|
||||
#define I2C_Register_CCR ((u8)0x1C)
|
||||
#define I2C_Register_TRISE ((u8)0x20)
|
||||
|
||||
#define IS_I2C_REGISTER(REGISTER) ((REGISTER == I2C_Register_CR1) || \
|
||||
(REGISTER == I2C_Register_CR2) || \
|
||||
(REGISTER == I2C_Register_OAR1) || \
|
||||
(REGISTER == I2C_Register_OAR2) || \
|
||||
(REGISTER == I2C_Register_DR) || \
|
||||
(REGISTER == I2C_Register_SR1) || \
|
||||
(REGISTER == I2C_Register_SR2) || \
|
||||
(REGISTER == I2C_Register_CCR) || \
|
||||
(REGISTER == I2C_Register_TRISE))
|
||||
|
||||
/* I2C SMBus alert pin level */
|
||||
#define I2C_SMBusAlert_Low ((u16)0x2000)
|
||||
#define I2C_SMBusAlert_High ((u16)0xCFFF)
|
||||
|
||||
#define IS_I2C_SMBUS_ALERT(ALERT) ((ALERT == I2C_SMBusAlert_Low) || \
|
||||
(ALERT == I2C_SMBusAlert_High))
|
||||
|
||||
/* I2C PEC position */
|
||||
#define I2C_PECPosition_Next ((u16)0x0800)
|
||||
#define I2C_PECPosition_Current ((u16)0xF7FF)
|
||||
|
||||
#define IS_I2C_PEC_POSITION(POSITION) ((POSITION == I2C_PECPosition_Next) || \
|
||||
(POSITION == I2C_PECPosition_Current))
|
||||
|
||||
/* I2C interrupts definition */
|
||||
#define I2C_IT_BUF ((u16)0x0400)
|
||||
#define I2C_IT_EVT ((u16)0x0200)
|
||||
#define I2C_IT_ERR ((u16)0x0100)
|
||||
|
||||
#define IS_I2C_CONFIG_IT(IT) (((IT & (u16)0xF8FF) == 0x00) && (IT != 0x00))
|
||||
|
||||
/* I2C interrupts definition */
|
||||
#define I2C_IT_SMBALERT ((u32)0x10008000)
|
||||
#define I2C_IT_TIMEOUT ((u32)0x10004000)
|
||||
#define I2C_IT_PECERR ((u32)0x10001000)
|
||||
#define I2C_IT_OVR ((u32)0x10000800)
|
||||
#define I2C_IT_AF ((u32)0x10000400)
|
||||
#define I2C_IT_ARLO ((u32)0x10000200)
|
||||
#define I2C_IT_BERR ((u32)0x10000100)
|
||||
#define I2C_IT_TXE ((u32)0x00000080)
|
||||
#define I2C_IT_RXNE ((u32)0x00000040)
|
||||
#define I2C_IT_STOPF ((u32)0x60000010)
|
||||
#define I2C_IT_ADD10 ((u32)0x20000008)
|
||||
#define I2C_IT_BTF ((u32)0x60000004)
|
||||
#define I2C_IT_ADDR ((u32)0xA0000002)
|
||||
#define I2C_IT_SB ((u32)0x20000001)
|
||||
|
||||
#define IS_I2C_CLEAR_IT(IT) ((IT == I2C_IT_SMBALERT) || (IT == I2C_IT_TIMEOUT) || \
|
||||
(IT == I2C_IT_PECERR) || (IT == I2C_IT_OVR) || \
|
||||
(IT == I2C_IT_AF) || (IT == I2C_IT_ARLO) || \
|
||||
(IT == I2C_IT_BERR) || (IT == I2C_IT_STOPF) || \
|
||||
(IT == I2C_IT_ADD10) || (IT == I2C_IT_BTF) || \
|
||||
(IT == I2C_IT_ADDR) || (IT == I2C_IT_SB))
|
||||
|
||||
#define IS_I2C_GET_IT(IT) ((IT == I2C_IT_SMBALERT) || (IT == I2C_IT_TIMEOUT) || \
|
||||
(IT == I2C_IT_PECERR) || (IT == I2C_IT_OVR) || \
|
||||
(IT == I2C_IT_AF) || (IT == I2C_IT_ARLO) || \
|
||||
(IT == I2C_IT_BERR) || (IT == I2C_IT_TXE) || \
|
||||
(IT == I2C_IT_RXNE) || (IT == I2C_IT_STOPF) || \
|
||||
(IT == I2C_IT_ADD10) || (IT == I2C_IT_BTF) || \
|
||||
(IT == I2C_IT_ADDR) || (IT == I2C_IT_SB))
|
||||
|
||||
/* I2C flags definition */
|
||||
#define I2C_FLAG_DUALF ((u32)0x00800000)
|
||||
#define I2C_FLAG_SMBHOST ((u32)0x00400000)
|
||||
#define I2C_FLAG_SMBDEFAULT ((u32)0x00200000)
|
||||
#define I2C_FLAG_GENCALL ((u32)0x00100000)
|
||||
#define I2C_FLAG_TRA ((u32)0x00040000)
|
||||
#define I2C_FLAG_BUSY ((u32)0x00020000)
|
||||
#define I2C_FLAG_MSL ((u32)0x00010000)
|
||||
#define I2C_FLAG_SMBALERT ((u32)0x10008000)
|
||||
#define I2C_FLAG_TIMEOUT ((u32)0x10004000)
|
||||
#define I2C_FLAG_PECERR ((u32)0x10001000)
|
||||
#define I2C_FLAG_OVR ((u32)0x10000800)
|
||||
#define I2C_FLAG_AF ((u32)0x10000400)
|
||||
#define I2C_FLAG_ARLO ((u32)0x10000200)
|
||||
#define I2C_FLAG_BERR ((u32)0x10000100)
|
||||
#define I2C_FLAG_TXE ((u32)0x00000080)
|
||||
#define I2C_FLAG_RXNE ((u32)0x00000040)
|
||||
#define I2C_FLAG_STOPF ((u32)0x60000010)
|
||||
#define I2C_FLAG_ADD10 ((u32)0x20000008)
|
||||
#define I2C_FLAG_BTF ((u32)0x60000004)
|
||||
#define I2C_FLAG_ADDR ((u32)0xA0000002)
|
||||
#define I2C_FLAG_SB ((u32)0x20000001)
|
||||
|
||||
#define IS_I2C_CLEAR_FLAG(FLAG) ((FLAG == I2C_FLAG_SMBALERT) || (FLAG == I2C_FLAG_TIMEOUT) || \
|
||||
(FLAG == I2C_FLAG_PECERR) || (FLAG == I2C_FLAG_OVR) || \
|
||||
(FLAG == I2C_FLAG_AF) || (FLAG == I2C_FLAG_ARLO) || \
|
||||
(FLAG == I2C_FLAG_BERR) || (FLAG == I2C_FLAG_STOPF) || \
|
||||
(FLAG == I2C_FLAG_ADD10) || (FLAG == I2C_FLAG_BTF) || \
|
||||
(FLAG == I2C_FLAG_ADDR) || (FLAG == I2C_FLAG_SB))
|
||||
|
||||
#define IS_I2C_GET_FLAG(FLAG) ((FLAG == I2C_FLAG_DUALF) || (FLAG == I2C_FLAG_SMBHOST) || \
|
||||
(FLAG == I2C_FLAG_SMBDEFAULT) || (FLAG == I2C_FLAG_GENCALL) || \
|
||||
(FLAG == I2C_FLAG_TRA) || (FLAG == I2C_FLAG_BUSY) || \
|
||||
(FLAG == I2C_FLAG_MSL) || (FLAG == I2C_FLAG_SMBALERT) || \
|
||||
(FLAG == I2C_FLAG_TIMEOUT) || (FLAG == I2C_FLAG_PECERR) || \
|
||||
(FLAG == I2C_FLAG_OVR) || (FLAG == I2C_FLAG_AF) || \
|
||||
(FLAG == I2C_FLAG_ARLO) || (FLAG == I2C_FLAG_BERR) || \
|
||||
(FLAG == I2C_FLAG_TXE) || (FLAG == I2C_FLAG_RXNE) || \
|
||||
(FLAG == I2C_FLAG_STOPF) || (FLAG == I2C_FLAG_ADD10) || \
|
||||
(FLAG == I2C_FLAG_BTF) || (FLAG == I2C_FLAG_ADDR) || \
|
||||
(FLAG == I2C_FLAG_SB))
|
||||
|
||||
/* I2C Events */
|
||||
/* EV1 */
|
||||
#define I2C_EVENT_SLAVE_TRANSMITTER_ADDRESS_MATCHED ((u32)0x00060082) /* TRA, BUSY, TXE and ADDR flags */
|
||||
#define I2C_EVENT_SLAVE_RECEIVER_ADDRESS_MATCHED ((u32)0x00020002) /* BUSY and ADDR flags */
|
||||
#define I2C_EVENT_SLAVE_TRANSMITTER_SECONDADDRESS_MATCHED ((u32)0x00860080) /* DUALF, TRA, BUSY and TXE flags */
|
||||
#define I2C_EVENT_SLAVE_RECEIVER_SECONDADDRESS_MATCHED ((u32)0x00820000) /* DUALF and BUSY flags */
|
||||
#define I2C_EVENT_SLAVE_GENERALCALLADDRESS_MATCHED ((u32)0x00120000) /* GENCALL and BUSY flags */
|
||||
|
||||
/* EV2 */
|
||||
#define I2C_EVENT_SLAVE_BYTE_RECEIVED ((u32)0x00020040) /* BUSY and RXNE flags */
|
||||
|
||||
/* EV3 */
|
||||
#define I2C_EVENT_SLAVE_BYTE_TRANSMITTED ((u32)0x00060084) /* TRA, BUSY, TXE and BTF flags */
|
||||
|
||||
/* EV4 */
|
||||
#define I2C_EVENT_SLAVE_STOP_DETECTED ((u32)0x00000010) /* STOPF flag */
|
||||
|
||||
/* EV5 */
|
||||
#define I2C_EVENT_MASTER_MODE_SELECT ((u32)0x00030001) /* BUSY, MSL and SB flag */
|
||||
|
||||
/* EV6 */
|
||||
#define I2C_EVENT_MASTER_TRANSMITTER_MODE_SELECTED ((u32)0x00070082) /* BUSY, MSL, ADDR, TXE and TRA flags */
|
||||
#define I2C_EVENT_MASTER_RECEIVER_MODE_SELECTED ((u32)0x00030002) /* BUSY, MSL and ADDR flags */
|
||||
|
||||
/* EV7 */
|
||||
#define I2C_EVENT_MASTER_BYTE_RECEIVED ((u32)0x00030040) /* BUSY, MSL and RXNE flags */
|
||||
|
||||
/* EV8 */
|
||||
#define I2C_EVENT_MASTER_BYTE_TRANSMITTED ((u32)0x00070084) /* TRA, BUSY, MSL, TXE and BTF flags */
|
||||
|
||||
/* EV9 */
|
||||
#define I2C_EVENT_MASTER_MODE_ADDRESS10 ((u32)0x00030008) /* BUSY, MSL and ADD10 flags */
|
||||
|
||||
/* EV3_1 */
|
||||
#define I2C_EVENT_SLAVE_ACK_FAILURE ((u32)0x00000400) /* AF flag */
|
||||
|
||||
#define IS_I2C_EVENT(EVENT) ((EVENT == I2C_EVENT_SLAVE_TRANSMITTER_ADDRESS_MATCHED) || \
|
||||
(EVENT == I2C_EVENT_SLAVE_RECEIVER_ADDRESS_MATCHED) || \
|
||||
(EVENT == I2C_EVENT_SLAVE_TRANSMITTER_SECONDADDRESS_MATCHED) || \
|
||||
(EVENT == I2C_EVENT_SLAVE_RECEIVER_SECONDADDRESS_MATCHED) || \
|
||||
(EVENT == I2C_EVENT_SLAVE_GENERALCALLADDRESS_MATCHED) || \
|
||||
(EVENT == I2C_EVENT_SLAVE_BYTE_RECEIVED) || \
|
||||
(EVENT == I2C_EVENT_SLAVE_BYTE_TRANSMITTED) || \
|
||||
(EVENT == I2C_EVENT_SLAVE_STOP_DETECTED) || \
|
||||
(EVENT == I2C_EVENT_MASTER_MODE_SELECT) || \
|
||||
(EVENT == I2C_EVENT_MASTER_TRANSMITTER_MODE_SELECTED) || \
|
||||
(EVENT == I2C_EVENT_MASTER_RECEIVER_MODE_SELECTED) || \
|
||||
(EVENT == I2C_EVENT_MASTER_BYTE_RECEIVED) || \
|
||||
(EVENT == I2C_EVENT_MASTER_BYTE_TRANSMITTED) || \
|
||||
(EVENT == I2C_EVENT_MASTER_MODE_ADDRESS10) || \
|
||||
(EVENT == I2C_EVENT_SLAVE_ACK_FAILURE))
|
||||
|
||||
/* I2C own address1 -----------------------------------------------------------*/
|
||||
#define IS_I2C_OWN_ADDRESS1(ADDRESS1) (ADDRESS1 <= 0x3FF)
|
||||
/* I2C clock speed ------------------------------------------------------------*/
|
||||
#define IS_I2C_CLOCK_SPEED(SPEED) ((SPEED >= 0x1) && (SPEED <= 400000))
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void I2C_DeInit(I2C_TypeDef* I2Cx);
|
||||
void I2C_Init(I2C_TypeDef* I2Cx, I2C_InitTypeDef* I2C_InitStruct);
|
||||
void I2C_StructInit(I2C_InitTypeDef* I2C_InitStruct);
|
||||
void I2C_Cmd(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_DMACmd(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_DMALastTransferCmd(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_GenerateSTART(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_GenerateSTOP(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_AcknowledgeConfig(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_OwnAddress2Config(I2C_TypeDef* I2Cx, u8 Address);
|
||||
void I2C_DualAddressCmd(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_GeneralCallCmd(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_ITConfig(I2C_TypeDef* I2Cx, u16 I2C_IT, FunctionalState NewState);
|
||||
void I2C_SendData(I2C_TypeDef* I2Cx, u8 Data);
|
||||
u8 I2C_ReceiveData(I2C_TypeDef* I2Cx);
|
||||
void I2C_Send7bitAddress(I2C_TypeDef* I2Cx, u8 Address, u8 I2C_Direction);
|
||||
u16 I2C_ReadRegister(I2C_TypeDef* I2Cx, u8 I2C_Register);
|
||||
void I2C_SoftwareResetCmd(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_SMBusAlertConfig(I2C_TypeDef* I2Cx, u16 I2C_SMBusAlert);
|
||||
void I2C_TransmitPEC(I2C_TypeDef* I2Cx);
|
||||
void I2C_PECPositionConfig(I2C_TypeDef* I2Cx, u16 I2C_PECPosition);
|
||||
void I2C_CalculatePEC(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
u8 I2C_GetPEC(I2C_TypeDef* I2Cx);
|
||||
void I2C_ARPCmd(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_StretchClockCmd(I2C_TypeDef* I2Cx, FunctionalState NewState);
|
||||
void I2C_FastModeDutyCycleConfig(I2C_TypeDef* I2Cx, u16 I2C_DutyCycle);
|
||||
u32 I2C_GetLastEvent(I2C_TypeDef* I2Cx);
|
||||
ErrorStatus I2C_CheckEvent(I2C_TypeDef* I2Cx, u32 I2C_EVENT);
|
||||
FlagStatus I2C_GetFlagStatus(I2C_TypeDef* I2Cx, u32 I2C_FLAG);
|
||||
void I2C_ClearFlag(I2C_TypeDef* I2Cx, u32 I2C_FLAG);
|
||||
ITStatus I2C_GetITStatus(I2C_TypeDef* I2Cx, u32 I2C_IT);
|
||||
void I2C_ClearITPendingBit(I2C_TypeDef* I2Cx, u32 I2C_IT);
|
||||
|
||||
#endif /*__STM32F10x_I2C_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,86 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_it.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains the headers of the interrupt handlers.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* mm/dd/yyyy: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_IT_H
|
||||
#define __STM32F10x_IT_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_lib.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
|
||||
void NMIException(void);
|
||||
void HardFaultException(void);
|
||||
void MemManageException(void);
|
||||
void BusFaultException(void);
|
||||
void UsageFaultException(void);
|
||||
void DebugMonitor(void);
|
||||
void SVCHandler(void);
|
||||
void PendSVC(void);
|
||||
void SysTickHandler(void);
|
||||
void WWDG_IRQHandler(void);
|
||||
void PVD_IRQHandler(void);
|
||||
void TAMPER_IRQHandler(void);
|
||||
void RTC_IRQHandler(void);
|
||||
void FLASH_IRQHandler(void);
|
||||
void RCC_IRQHandler(void);
|
||||
void EXTI0_IRQHandler(void);
|
||||
void EXTI1_IRQHandler(void);
|
||||
void EXTI2_IRQHandler(void);
|
||||
void EXTI3_IRQHandler(void);
|
||||
void EXTI4_IRQHandler(void);
|
||||
void DMAChannel1_IRQHandler(void);
|
||||
void DMAChannel2_IRQHandler(void);
|
||||
void DMAChannel3_IRQHandler(void);
|
||||
void DMAChannel4_IRQHandler(void);
|
||||
void DMAChannel5_IRQHandler(void);
|
||||
void DMAChannel6_IRQHandler(void);
|
||||
void DMAChannel7_IRQHandler(void);
|
||||
void ADC_IRQHandler(void);
|
||||
void USB_HP_CAN_TX_IRQHandler(void);
|
||||
void USB_LP_CAN_RX0_IRQHandler(void);
|
||||
void CAN_RX1_IRQHandler(void);
|
||||
void CAN_SCE_IRQHandler(void);
|
||||
void EXTI9_5_IRQHandler(void);
|
||||
void TIM1_BRK_IRQHandler(void);
|
||||
void TIM1_UP_IRQHandler(void);
|
||||
void TIM1_TRG_COM_IRQHandler(void);
|
||||
void TIM1_CC_IRQHandler(void);
|
||||
void TIM2_IRQHandler(void);
|
||||
void TIM3_IRQHandler(void);
|
||||
void TIM4_IRQHandler(void);
|
||||
void I2C1_EV_IRQHandler(void);
|
||||
void I2C1_ER_IRQHandler(void);
|
||||
void I2C2_EV_IRQHandler(void);
|
||||
void I2C2_ER_IRQHandler(void);
|
||||
void SPI1_IRQHandler(void);
|
||||
void SPI2_IRQHandler(void);
|
||||
void USART1_IRQHandler(void);
|
||||
void USART2_IRQHandler(void);
|
||||
void USART3_IRQHandler(void);
|
||||
void EXTI15_10_IRQHandler(void);
|
||||
void RTCAlarm_IRQHandler(void);
|
||||
void USBWakeUp_IRQHandler(void);
|
||||
|
||||
#endif /* __STM32F10x_IT_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,73 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_iwdg.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* IWDG firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_IWDG_H
|
||||
#define __STM32F10x_IWDG_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* Write access to IWDG_PR and IWDG_RLR registers */
|
||||
#define IWDG_WriteAccess_Enable ((u16)0x5555)
|
||||
#define IWDG_WriteAccess_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_IWDG_WRITE_ACCESS(ACCESS) ((ACCESS == IWDG_WriteAccess_Enable) || \
|
||||
(ACCESS == IWDG_WriteAccess_Disable))
|
||||
|
||||
/* IWDG prescaler */
|
||||
#define IWDG_Prescaler_4 ((u8)0x00)
|
||||
#define IWDG_Prescaler_8 ((u8)0x01)
|
||||
#define IWDG_Prescaler_16 ((u8)0x02)
|
||||
#define IWDG_Prescaler_32 ((u8)0x03)
|
||||
#define IWDG_Prescaler_64 ((u8)0x04)
|
||||
#define IWDG_Prescaler_128 ((u8)0x05)
|
||||
#define IWDG_Prescaler_256 ((u8)0x06)
|
||||
|
||||
#define IS_IWDG_PRESCALER(PRESCALER) ((PRESCALER == IWDG_Prescaler_4) || \
|
||||
(PRESCALER == IWDG_Prescaler_8) || \
|
||||
(PRESCALER == IWDG_Prescaler_16) || \
|
||||
(PRESCALER == IWDG_Prescaler_32) || \
|
||||
(PRESCALER == IWDG_Prescaler_64) || \
|
||||
(PRESCALER == IWDG_Prescaler_128)|| \
|
||||
(PRESCALER == IWDG_Prescaler_256))
|
||||
|
||||
/* IWDG Flag */
|
||||
#define IWDG_FLAG_PVU ((u16)0x0001)
|
||||
#define IWDG_FLAG_RVU ((u16)0x0002)
|
||||
|
||||
#define IS_IWDG_FLAG(FLAG) ((FLAG == IWDG_FLAG_PVU) || (FLAG == IWDG_FLAG_RVU))
|
||||
|
||||
#define IS_IWDG_RELOAD(RELOAD) (RELOAD <= 0xFFF)
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void IWDG_WriteAccessCmd(u16 IWDG_WriteAccess);
|
||||
void IWDG_SetPrescaler(u8 IWDG_Prescaler);
|
||||
void IWDG_SetReload(u16 Reload);
|
||||
void IWDG_ReloadCounter(void);
|
||||
void IWDG_Enable(void);
|
||||
FlagStatus IWDG_GetFlagStatus(u16 IWDG_FLAG);
|
||||
|
||||
#endif /* __STM32F10x_IWDG_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,112 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_lib.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file includes the peripherals header files in the
|
||||
* user application.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_LIB_H
|
||||
#define __STM32F10x_LIB_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
#ifdef _ADC
|
||||
#include "stm32f10x_adc.h"
|
||||
#endif /*_ADC */
|
||||
|
||||
#ifdef _BKP
|
||||
#include "stm32f10x_bkp.h"
|
||||
#endif /*_BKP */
|
||||
|
||||
#ifdef _CAN
|
||||
#include "stm32f10x_can.h"
|
||||
#endif /*_CAN */
|
||||
|
||||
#ifdef _DMA
|
||||
#include "stm32f10x_dma.h"
|
||||
#endif /*_DMA */
|
||||
|
||||
#ifdef _EXTI
|
||||
#include "stm32f10x_exti.h"
|
||||
#endif /*_EXTI */
|
||||
|
||||
#ifdef _FLASH
|
||||
#include "stm32f10x_flash.h"
|
||||
#endif /*_FLASH */
|
||||
|
||||
#ifdef _GPIO
|
||||
#include "stm32f10x_gpio.h"
|
||||
#endif /*_GPIO */
|
||||
|
||||
#ifdef _I2C
|
||||
#include "stm32f10x_i2c.h"
|
||||
#endif /*_I2C */
|
||||
|
||||
#ifdef _IWDG
|
||||
#include "stm32f10x_iwdg.h"
|
||||
#endif /*_IWDG */
|
||||
|
||||
#ifdef _NVIC
|
||||
#include "stm32f10x_nvic.h"
|
||||
#endif /*_NVIC */
|
||||
|
||||
#ifdef _PWR
|
||||
#include "stm32f10x_pwr.h"
|
||||
#endif /*_PWR */
|
||||
|
||||
#ifdef _RCC
|
||||
#include "stm32f10x_rcc.h"
|
||||
#endif /*_RCC */
|
||||
|
||||
#ifdef _RTC
|
||||
#include "stm32f10x_rtc.h"
|
||||
#endif /*_RTC */
|
||||
|
||||
#ifdef _SPI
|
||||
#include "stm32f10x_spi.h"
|
||||
#endif /*_SPI */
|
||||
|
||||
#ifdef _SysTick
|
||||
#include "stm32f10x_systick.h"
|
||||
#endif /*_SysTick */
|
||||
|
||||
#ifdef _TIM1
|
||||
#include "stm32f10x_tim1.h"
|
||||
#endif /*_TIM1 */
|
||||
|
||||
#ifdef _TIM
|
||||
#include "stm32f10x_tim.h"
|
||||
#endif /*_TIM */
|
||||
|
||||
#ifdef _USART
|
||||
#include "stm32f10x_usart.h"
|
||||
#endif /*_USART */
|
||||
|
||||
#ifdef _WWDG
|
||||
#include "stm32f10x_wwdg.h"
|
||||
#endif /*_WWDG */
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void debug(void);
|
||||
|
||||
#endif /* __STM32F10x_LIB_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,870 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_map.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the peripheral register's definitions
|
||||
* and memory mapping.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_MAP_H
|
||||
#define __STM32F10x_MAP_H
|
||||
|
||||
#ifndef EXT
|
||||
#define EXT extern
|
||||
#endif /* EXT */
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_conf.h"
|
||||
#include "stm32f10x_type.h"
|
||||
#include "cortexm3_macro.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/******************************************************************************/
|
||||
/* IP registers structures */
|
||||
/******************************************************************************/
|
||||
|
||||
/*------------------------ Analog to Digital Converter -----------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 SR;
|
||||
vu32 CR1;
|
||||
vu32 CR2;
|
||||
vu32 SMPR1;
|
||||
vu32 SMPR2;
|
||||
vu32 JOFR1;
|
||||
vu32 JOFR2;
|
||||
vu32 JOFR3;
|
||||
vu32 JOFR4;
|
||||
vu32 HTR;
|
||||
vu32 LTR;
|
||||
vu32 SQR1;
|
||||
vu32 SQR2;
|
||||
vu32 SQR3;
|
||||
vu32 JSQR;
|
||||
vu32 JDR1;
|
||||
vu32 JDR2;
|
||||
vu32 JDR3;
|
||||
vu32 JDR4;
|
||||
vu32 DR;
|
||||
} ADC_TypeDef;
|
||||
|
||||
/*------------------------ Backup Registers ----------------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
u32 RESERVED0;
|
||||
vu16 DR1;
|
||||
u16 RESERVED1;
|
||||
vu16 DR2;
|
||||
u16 RESERVED2;
|
||||
vu16 DR3;
|
||||
u16 RESERVED3;
|
||||
vu16 DR4;
|
||||
u16 RESERVED4;
|
||||
vu16 DR5;
|
||||
u16 RESERVED5;
|
||||
vu16 DR6;
|
||||
u16 RESERVED6;
|
||||
vu16 DR7;
|
||||
u16 RESERVED7;
|
||||
vu16 DR8;
|
||||
u16 RESERVED8;
|
||||
vu16 DR9;
|
||||
u16 RESERVED9;
|
||||
vu16 DR10;
|
||||
u16 RESERVED10;
|
||||
vu16 RTCCR;
|
||||
u16 RESERVED11;
|
||||
vu16 CR;
|
||||
u16 RESERVED12;
|
||||
vu16 CSR;
|
||||
u16 RESERVED13;
|
||||
} BKP_TypeDef;
|
||||
|
||||
/*------------------------ Controller Area Network ---------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 TIR;
|
||||
vu32 TDTR;
|
||||
vu32 TDLR;
|
||||
vu32 TDHR;
|
||||
} CAN_TxMailBox_TypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu32 RIR;
|
||||
vu32 RDTR;
|
||||
vu32 RDLR;
|
||||
vu32 RDHR;
|
||||
} CAN_FIFOMailBox_TypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu32 FR0;
|
||||
vu32 FR1;
|
||||
} CAN_FilterRegister_TypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu32 MCR;
|
||||
vu32 MSR;
|
||||
vu32 TSR;
|
||||
vu32 RF0R;
|
||||
vu32 RF1R;
|
||||
vu32 IER;
|
||||
vu32 ESR;
|
||||
vu32 BTR;
|
||||
u32 RESERVED0[88];
|
||||
CAN_TxMailBox_TypeDef sTxMailBox[3];
|
||||
CAN_FIFOMailBox_TypeDef sFIFOMailBox[2];
|
||||
u32 RESERVED1[12];
|
||||
vu32 FMR;
|
||||
vu32 FM0R;
|
||||
u32 RESERVED2[1];
|
||||
vu32 FS0R;
|
||||
u32 RESERVED3[1];
|
||||
vu32 FFA0R;
|
||||
u32 RESERVED4[1];
|
||||
vu32 FA0R;
|
||||
u32 RESERVED5[8];
|
||||
CAN_FilterRegister_TypeDef sFilterRegister[14];
|
||||
} CAN_TypeDef;
|
||||
|
||||
/*------------------------ DMA Controller ------------------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 CCR;
|
||||
vu32 CNDTR;
|
||||
vu32 CPAR;
|
||||
vu32 CMAR;
|
||||
} DMA_Channel_TypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu32 ISR;
|
||||
vu32 IFCR;
|
||||
} DMA_TypeDef;
|
||||
|
||||
/*------------------------ External Interrupt/Event Controller ---------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 IMR;
|
||||
vu32 EMR;
|
||||
vu32 RTSR;
|
||||
vu32 FTSR;
|
||||
vu32 SWIER;
|
||||
vu32 PR;
|
||||
} EXTI_TypeDef;
|
||||
|
||||
/*------------------------ FLASH and Option Bytes Registers ------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 ACR;
|
||||
vu32 KEYR;
|
||||
vu32 OPTKEYR;
|
||||
vu32 SR;
|
||||
vu32 CR;
|
||||
vu32 AR;
|
||||
vu32 RESERVED;
|
||||
vu32 OBR;
|
||||
vu32 WRPR;
|
||||
} FLASH_TypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu16 RDP;
|
||||
vu16 USER;
|
||||
vu16 Data0;
|
||||
vu16 Data1;
|
||||
vu16 WRP0;
|
||||
vu16 WRP1;
|
||||
vu16 WRP2;
|
||||
vu16 WRP3;
|
||||
} OB_TypeDef;
|
||||
|
||||
/*------------------------ General Purpose and Alternate Function IO ---------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 CRL;
|
||||
vu32 CRH;
|
||||
vu32 IDR;
|
||||
vu32 ODR;
|
||||
vu32 BSRR;
|
||||
vu32 BRR;
|
||||
vu32 LCKR;
|
||||
} GPIO_TypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu32 EVCR;
|
||||
vu32 MAPR;
|
||||
vu32 EXTICR[4];
|
||||
} AFIO_TypeDef;
|
||||
|
||||
/*------------------------ Inter-integrated Circuit Interface ----------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu16 CR1;
|
||||
u16 RESERVED0;
|
||||
vu16 CR2;
|
||||
u16 RESERVED1;
|
||||
vu16 OAR1;
|
||||
u16 RESERVED2;
|
||||
vu16 OAR2;
|
||||
u16 RESERVED3;
|
||||
vu16 DR;
|
||||
u16 RESERVED4;
|
||||
vu16 SR1;
|
||||
u16 RESERVED5;
|
||||
vu16 SR2;
|
||||
u16 RESERVED6;
|
||||
vu16 CCR;
|
||||
u16 RESERVED7;
|
||||
vu16 TRISE;
|
||||
u16 RESERVED8;
|
||||
} I2C_TypeDef;
|
||||
|
||||
/*------------------------ Independent WATCHDOG ------------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 KR;
|
||||
vu32 PR;
|
||||
vu32 RLR;
|
||||
vu32 SR;
|
||||
} IWDG_TypeDef;
|
||||
|
||||
/*------------------------ Nested Vectored Interrupt Controller --------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 Enable[2];
|
||||
u32 RESERVED0[30];
|
||||
vu32 Disable[2];
|
||||
u32 RSERVED1[30];
|
||||
vu32 Set[2];
|
||||
u32 RESERVED2[30];
|
||||
vu32 Clear[2];
|
||||
u32 RESERVED3[30];
|
||||
vu32 Active[2];
|
||||
u32 RESERVED4[62];
|
||||
vu32 Priority[11];
|
||||
} NVIC_TypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu32 CPUID;
|
||||
vu32 IRQControlState;
|
||||
vu32 ExceptionTableOffset;
|
||||
vu32 AIRC;
|
||||
vu32 SysCtrl;
|
||||
vu32 ConfigCtrl;
|
||||
vu32 SystemPriority[3];
|
||||
vu32 SysHandlerCtrl;
|
||||
vu32 ConfigFaultStatus;
|
||||
vu32 HardFaultStatus;
|
||||
vu32 DebugFaultStatus;
|
||||
vu32 MemoryManageFaultAddr;
|
||||
vu32 BusFaultAddr;
|
||||
} SCB_TypeDef;
|
||||
|
||||
/*------------------------ Power Controller ----------------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 CR;
|
||||
vu32 CSR;
|
||||
} PWR_TypeDef;
|
||||
|
||||
/*------------------------ Reset and Clock Controller ------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 CR;
|
||||
vu32 CFGR;
|
||||
vu32 CIR;
|
||||
vu32 APB2RSTR;
|
||||
vu32 APB1RSTR;
|
||||
vu32 AHBENR;
|
||||
vu32 APB2ENR;
|
||||
vu32 APB1ENR;
|
||||
vu32 BDCR;
|
||||
vu32 CSR;
|
||||
} RCC_TypeDef;
|
||||
|
||||
/*------------------------ Real-Time Clock -----------------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu16 CRH;
|
||||
u16 RESERVED0;
|
||||
vu16 CRL;
|
||||
u16 RESERVED1;
|
||||
vu16 PRLH;
|
||||
u16 RESERVED2;
|
||||
vu16 PRLL;
|
||||
u16 RESERVED3;
|
||||
vu16 DIVH;
|
||||
u16 RESERVED4;
|
||||
vu16 DIVL;
|
||||
u16 RESERVED5;
|
||||
vu16 CNTH;
|
||||
u16 RESERVED6;
|
||||
vu16 CNTL;
|
||||
u16 RESERVED7;
|
||||
vu16 ALRH;
|
||||
u16 RESERVED8;
|
||||
vu16 ALRL;
|
||||
u16 RESERVED9;
|
||||
} RTC_TypeDef;
|
||||
|
||||
/*------------------------ Serial Peripheral Interface -----------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu16 CR1;
|
||||
u16 RESERVED0;
|
||||
vu16 CR2;
|
||||
u16 RESERVED1;
|
||||
vu16 SR;
|
||||
u16 RESERVED2;
|
||||
vu16 DR;
|
||||
u16 RESERVED3;
|
||||
vu16 CRCPR;
|
||||
u16 RESERVED4;
|
||||
vu16 RXCRCR;
|
||||
u16 RESERVED5;
|
||||
vu16 TXCRCR;
|
||||
u16 RESERVED6;
|
||||
vu16 I2SCFGR;
|
||||
u16 RESERVED7;
|
||||
vu16 I2SPR;
|
||||
u16 RESERVED8;
|
||||
|
||||
} SPI_TypeDef;
|
||||
|
||||
/*------------------------ SystemTick ----------------------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 CTRL;
|
||||
vu32 LOAD;
|
||||
vu32 VAL;
|
||||
vuc32 CALIB;
|
||||
} SysTick_TypeDef;
|
||||
|
||||
/*------------------------ Advanced Control Timer ----------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu16 CR1;
|
||||
u16 RESERVED0;
|
||||
vu16 CR2;
|
||||
u16 RESERVED1;
|
||||
vu16 SMCR;
|
||||
u16 RESERVED2;
|
||||
vu16 DIER;
|
||||
u16 RESERVED3;
|
||||
vu16 SR;
|
||||
u16 RESERVED4;
|
||||
vu16 EGR;
|
||||
u16 RESERVED5;
|
||||
vu16 CCMR1;
|
||||
u16 RESERVED6;
|
||||
vu16 CCMR2;
|
||||
u16 RESERVED7;
|
||||
vu16 CCER;
|
||||
u16 RESERVED8;
|
||||
vu16 CNT;
|
||||
u16 RESERVED9;
|
||||
vu16 PSC;
|
||||
u16 RESERVED10;
|
||||
vu16 ARR;
|
||||
u16 RESERVED11;
|
||||
vu16 RCR;
|
||||
u16 RESERVED12;
|
||||
vu16 CCR1;
|
||||
u16 RESERVED13;
|
||||
vu16 CCR2;
|
||||
u16 RESERVED14;
|
||||
vu16 CCR3;
|
||||
u16 RESERVED15;
|
||||
vu16 CCR4;
|
||||
u16 RESERVED16;
|
||||
vu16 BDTR;
|
||||
u16 RESERVED17;
|
||||
vu16 DCR;
|
||||
u16 RESERVED18;
|
||||
vu16 DMAR;
|
||||
u16 RESERVED19;
|
||||
} TIM1_TypeDef;
|
||||
|
||||
/*------------------------ General Purpose Timer -----------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu16 CR1;
|
||||
u16 RESERVED0;
|
||||
vu16 CR2;
|
||||
u16 RESERVED1;
|
||||
vu16 SMCR;
|
||||
u16 RESERVED2;
|
||||
vu16 DIER;
|
||||
u16 RESERVED3;
|
||||
vu16 SR;
|
||||
u16 RESERVED4;
|
||||
vu16 EGR;
|
||||
u16 RESERVED5;
|
||||
vu16 CCMR1;
|
||||
u16 RESERVED6;
|
||||
vu16 CCMR2;
|
||||
u16 RESERVED7;
|
||||
vu16 CCER;
|
||||
u16 RESERVED8;
|
||||
vu16 CNT;
|
||||
u16 RESERVED9;
|
||||
vu16 PSC;
|
||||
u16 RESERVED10;
|
||||
vu16 ARR;
|
||||
u16 RESERVED11[3];
|
||||
vu16 CCR1;
|
||||
u16 RESERVED12;
|
||||
vu16 CCR2;
|
||||
u16 RESERVED13;
|
||||
vu16 CCR3;
|
||||
u16 RESERVED14;
|
||||
vu16 CCR4;
|
||||
u16 RESERVED15[3];
|
||||
vu16 DCR;
|
||||
u16 RESERVED16;
|
||||
vu16 DMAR;
|
||||
u16 RESERVED17;
|
||||
} TIM_TypeDef;
|
||||
|
||||
/*----------------- Universal Synchronous Asynchronous Receiver Transmitter --*/
|
||||
typedef struct
|
||||
{
|
||||
vu16 SR;
|
||||
u16 RESERVED0;
|
||||
vu16 DR;
|
||||
u16 RESERVED1;
|
||||
vu16 BRR;
|
||||
u16 RESERVED2;
|
||||
vu16 CR1;
|
||||
u16 RESERVED3;
|
||||
vu16 CR2;
|
||||
u16 RESERVED4;
|
||||
vu16 CR3;
|
||||
u16 RESERVED5;
|
||||
vu16 GTPR;
|
||||
u16 RESERVED6;
|
||||
} USART_TypeDef;
|
||||
|
||||
/*------------------------ Window WATCHDOG -----------------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
vu32 CR;
|
||||
vu32 CFR;
|
||||
vu32 SR;
|
||||
} WWDG_TypeDef;
|
||||
|
||||
/******************************************************************************/
|
||||
/* Peripheral memory map */
|
||||
/******************************************************************************/
|
||||
/* Peripheral and SRAM base address in the alias region */
|
||||
#define PERIPH_BB_BASE ((u32)0x42000000)
|
||||
#define SRAM_BB_BASE ((u32)0x22000000)
|
||||
|
||||
/* Peripheral and SRAM base address in the bit-band region */
|
||||
#define SRAM_BASE ((u32)0x20000000)
|
||||
#define PERIPH_BASE ((u32)0x40000000)
|
||||
|
||||
/* Flash refisters base address */
|
||||
#define FLASH_BASE ((u32)0x40022000)
|
||||
/* Flash Option Bytes base address */
|
||||
#define OB_BASE ((u32)0x1FFFF800)
|
||||
|
||||
/* Peripheral memory map */
|
||||
#define APB1PERIPH_BASE PERIPH_BASE
|
||||
#define APB2PERIPH_BASE (PERIPH_BASE + 0x10000)
|
||||
#define AHBPERIPH_BASE (PERIPH_BASE + 0x20000)
|
||||
|
||||
#define TIM2_BASE (APB1PERIPH_BASE + 0x0000)
|
||||
#define TIM3_BASE (APB1PERIPH_BASE + 0x0400)
|
||||
#define TIM4_BASE (APB1PERIPH_BASE + 0x0800)
|
||||
#define RTC_BASE (APB1PERIPH_BASE + 0x2800)
|
||||
#define WWDG_BASE (APB1PERIPH_BASE + 0x2C00)
|
||||
#define IWDG_BASE (APB1PERIPH_BASE + 0x3000)
|
||||
#define SPI2_BASE (APB1PERIPH_BASE + 0x3800)
|
||||
#define USART2_BASE (APB1PERIPH_BASE + 0x4400)
|
||||
#define USART3_BASE (APB1PERIPH_BASE + 0x4800)
|
||||
#define I2C1_BASE (APB1PERIPH_BASE + 0x5400)
|
||||
#define I2C2_BASE (APB1PERIPH_BASE + 0x5800)
|
||||
#define CAN_BASE (APB1PERIPH_BASE + 0x6400)
|
||||
#define BKP_BASE (APB1PERIPH_BASE + 0x6C00)
|
||||
#define PWR_BASE (APB1PERIPH_BASE + 0x7000)
|
||||
|
||||
#define AFIO_BASE (APB2PERIPH_BASE + 0x0000)
|
||||
#define EXTI_BASE (APB2PERIPH_BASE + 0x0400)
|
||||
#define GPIOA_BASE (APB2PERIPH_BASE + 0x0800)
|
||||
#define GPIOB_BASE (APB2PERIPH_BASE + 0x0C00)
|
||||
#define GPIOC_BASE (APB2PERIPH_BASE + 0x1000)
|
||||
#define GPIOD_BASE (APB2PERIPH_BASE + 0x1400)
|
||||
#define GPIOE_BASE (APB2PERIPH_BASE + 0x1800)
|
||||
#define ADC1_BASE (APB2PERIPH_BASE + 0x2400)
|
||||
#define ADC2_BASE (APB2PERIPH_BASE + 0x2800)
|
||||
#define TIM1_BASE (APB2PERIPH_BASE + 0x2C00)
|
||||
#define SPI1_BASE (APB2PERIPH_BASE + 0x3000)
|
||||
#define USART1_BASE (APB2PERIPH_BASE + 0x3800)
|
||||
|
||||
#define DMA_BASE (AHBPERIPH_BASE + 0x0000)
|
||||
#define DMA_Channel1_BASE (AHBPERIPH_BASE + 0x0008)
|
||||
#define DMA_Channel2_BASE (AHBPERIPH_BASE + 0x001C)
|
||||
#define DMA_Channel3_BASE (AHBPERIPH_BASE + 0x0030)
|
||||
#define DMA_Channel4_BASE (AHBPERIPH_BASE + 0x0044)
|
||||
#define DMA_Channel5_BASE (AHBPERIPH_BASE + 0x0058)
|
||||
#define DMA_Channel6_BASE (AHBPERIPH_BASE + 0x006C)
|
||||
#define DMA_Channel7_BASE (AHBPERIPH_BASE + 0x0080)
|
||||
#define RCC_BASE (AHBPERIPH_BASE + 0x1000)
|
||||
|
||||
/* System Control Space memory map */
|
||||
#define SCS_BASE ((u32)0xE000E000)
|
||||
|
||||
#define SysTick_BASE (SCS_BASE + 0x0010)
|
||||
#define NVIC_BASE (SCS_BASE + 0x0100)
|
||||
#define SCB_BASE (SCS_BASE + 0x0D00)
|
||||
|
||||
|
||||
/******************************************************************************/
|
||||
/* IPs' declaration */
|
||||
/******************************************************************************/
|
||||
|
||||
/*------------------- Non Debug Mode -----------------------------------------*/
|
||||
#ifndef DEBUG
|
||||
#ifdef _TIM2
|
||||
#define TIM2 ((TIM_TypeDef *) TIM2_BASE)
|
||||
#endif /*_TIM2 */
|
||||
|
||||
#ifdef _TIM3
|
||||
#define TIM3 ((TIM_TypeDef *) TIM3_BASE)
|
||||
#endif /*_TIM3 */
|
||||
|
||||
#ifdef _TIM4
|
||||
#define TIM4 ((TIM_TypeDef *) TIM4_BASE)
|
||||
#endif /*_TIM4 */
|
||||
|
||||
#ifdef _RTC
|
||||
#define RTC ((RTC_TypeDef *) RTC_BASE)
|
||||
#endif /*_RTC */
|
||||
|
||||
#ifdef _WWDG
|
||||
#define WWDG ((WWDG_TypeDef *) WWDG_BASE)
|
||||
#endif /*_WWDG */
|
||||
|
||||
#ifdef _IWDG
|
||||
#define IWDG ((IWDG_TypeDef *) IWDG_BASE)
|
||||
#endif /*_IWDG */
|
||||
|
||||
#ifdef _SPI2
|
||||
#define SPI2 ((SPI_TypeDef *) SPI2_BASE)
|
||||
#endif /*_SPI2 */
|
||||
|
||||
#ifdef _USART2
|
||||
#define USART2 ((USART_TypeDef *) USART2_BASE)
|
||||
#endif /*_USART2 */
|
||||
|
||||
#ifdef _USART3
|
||||
#define USART3 ((USART_TypeDef *) USART3_BASE)
|
||||
#endif /*_USART3 */
|
||||
|
||||
#ifdef _I2C1
|
||||
#define I2C1 ((I2C_TypeDef *) I2C1_BASE)
|
||||
#endif /*_I2C1 */
|
||||
|
||||
#ifdef _I2C2
|
||||
#define I2C2 ((I2C_TypeDef *) I2C2_BASE)
|
||||
#endif /*_I2C2 */
|
||||
|
||||
#ifdef _CAN
|
||||
#define CAN ((CAN_TypeDef *) CAN_BASE)
|
||||
#endif /*_CAN */
|
||||
|
||||
#ifdef _BKP
|
||||
#define BKP ((BKP_TypeDef *) BKP_BASE)
|
||||
#endif /*_BKP */
|
||||
|
||||
#ifdef _PWR
|
||||
#define PWR ((PWR_TypeDef *) PWR_BASE)
|
||||
#endif /*_PWR */
|
||||
|
||||
#ifdef _AFIO
|
||||
#define AFIO ((AFIO_TypeDef *) AFIO_BASE)
|
||||
#endif /*_AFIO */
|
||||
|
||||
#ifdef _EXTI
|
||||
#define EXTI ((EXTI_TypeDef *) EXTI_BASE)
|
||||
#endif /*_EXTI */
|
||||
|
||||
#ifdef _GPIOA
|
||||
#define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
|
||||
#endif /*_GPIOA */
|
||||
|
||||
#ifdef _GPIOB
|
||||
#define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
|
||||
#endif /*_GPIOB */
|
||||
|
||||
#ifdef _GPIOC
|
||||
#define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
|
||||
#endif /*_GPIOC */
|
||||
|
||||
#ifdef _GPIOD
|
||||
#define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
|
||||
#endif /*_GPIOD */
|
||||
|
||||
#ifdef _GPIOE
|
||||
#define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
|
||||
#endif /*_GPIOE */
|
||||
|
||||
#ifdef _ADC1
|
||||
#define ADC1 ((ADC_TypeDef *) ADC1_BASE)
|
||||
#endif /*_ADC1 */
|
||||
|
||||
#ifdef _ADC2
|
||||
#define ADC2 ((ADC_TypeDef *) ADC2_BASE)
|
||||
#endif /*_ADC2 */
|
||||
|
||||
#ifdef _TIM1
|
||||
#define TIM1 ((TIM1_TypeDef *) TIM1_BASE)
|
||||
#endif /*_TIM1 */
|
||||
|
||||
#ifdef _SPI1
|
||||
#define SPI1 ((SPI_TypeDef *) SPI1_BASE)
|
||||
#endif /*_SPI1 */
|
||||
|
||||
#ifdef _USART1
|
||||
#define USART1 ((USART_TypeDef *) USART1_BASE)
|
||||
#endif /*_USART1 */
|
||||
|
||||
#ifdef _DMA
|
||||
#define DMA ((DMA_TypeDef *) DMA_BASE)
|
||||
#endif /*_DMA */
|
||||
|
||||
#ifdef _DMA_Channel1
|
||||
#define DMA_Channel1 ((DMA_Channel_TypeDef *) DMA_Channel1_BASE)
|
||||
#endif /*_DMA_Channel1 */
|
||||
|
||||
#ifdef _DMA_Channel2
|
||||
#define DMA_Channel2 ((DMA_Channel_TypeDef *) DMA_Channel2_BASE)
|
||||
#endif /*_DMA_Channel2 */
|
||||
|
||||
#ifdef _DMA_Channel3
|
||||
#define DMA_Channel3 ((DMA_Channel_TypeDef *) DMA_Channel3_BASE)
|
||||
#endif /*_DMA_Channel3 */
|
||||
|
||||
#ifdef _DMA_Channel4
|
||||
#define DMA_Channel4 ((DMA_Channel_TypeDef *) DMA_Channel4_BASE)
|
||||
#endif /*_DMA_Channel4 */
|
||||
|
||||
#ifdef _DMA_Channel5
|
||||
#define DMA_Channel5 ((DMA_Channel_TypeDef *) DMA_Channel5_BASE)
|
||||
#endif /*_DMA_Channel5 */
|
||||
|
||||
#ifdef _DMA_Channel6
|
||||
#define DMA_Channel6 ((DMA_Channel_TypeDef *) DMA_Channel6_BASE)
|
||||
#endif /*_DMA_Channel6 */
|
||||
|
||||
#ifdef _DMA_Channel7
|
||||
#define DMA_Channel7 ((DMA_Channel_TypeDef *) DMA_Channel7_BASE)
|
||||
#endif /*_DMA_Channel7 */
|
||||
|
||||
#ifdef _FLASH
|
||||
#define FLASH ((FLASH_TypeDef *) FLASH_BASE)
|
||||
#define OB ((OB_TypeDef *) OB_BASE)
|
||||
#endif /*_FLASH */
|
||||
|
||||
#ifdef _RCC
|
||||
#define RCC ((RCC_TypeDef *) RCC_BASE)
|
||||
#endif /*_RCC */
|
||||
|
||||
#ifdef _SysTick
|
||||
#define SysTick ((SysTick_TypeDef *) SysTick_BASE)
|
||||
#endif /*_SysTick */
|
||||
|
||||
#ifdef _NVIC
|
||||
#define NVIC ((NVIC_TypeDef *) NVIC_BASE)
|
||||
#endif /*_NVIC */
|
||||
|
||||
#ifdef _SCB
|
||||
#define SCB ((SCB_TypeDef *) SCB_BASE)
|
||||
#endif /*_SCB */
|
||||
/*---------------------- Debug Mode -----------------------------------------*/
|
||||
#else /* DEBUG */
|
||||
#ifdef _TIM2
|
||||
EXT TIM_TypeDef *TIM2;
|
||||
#endif /*_TIM2 */
|
||||
|
||||
#ifdef _TIM3
|
||||
EXT TIM_TypeDef *TIM3;
|
||||
#endif /*_TIM3 */
|
||||
|
||||
#ifdef _TIM4
|
||||
EXT TIM_TypeDef *TIM4;
|
||||
#endif /*_TIM4 */
|
||||
|
||||
#ifdef _RTC
|
||||
EXT RTC_TypeDef *RTC;
|
||||
#endif /*_RTC */
|
||||
|
||||
#ifdef _WWDG
|
||||
EXT WWDG_TypeDef *WWDG;
|
||||
#endif /*_WWDG */
|
||||
|
||||
#ifdef _IWDG
|
||||
EXT IWDG_TypeDef *IWDG;
|
||||
#endif /*_IWDG */
|
||||
|
||||
#ifdef _SPI2
|
||||
EXT SPI_TypeDef *SPI2;
|
||||
#endif /*_SPI2 */
|
||||
|
||||
#ifdef _USART2
|
||||
EXT USART_TypeDef *USART2;
|
||||
#endif /*_USART2 */
|
||||
|
||||
#ifdef _USART3
|
||||
EXT USART_TypeDef *USART3;
|
||||
#endif /*_USART3 */
|
||||
|
||||
#ifdef _I2C1
|
||||
EXT I2C_TypeDef *I2C1;
|
||||
#endif /*_I2C1 */
|
||||
|
||||
#ifdef _I2C2
|
||||
EXT I2C_TypeDef *I2C2;
|
||||
#endif /*_I2C2 */
|
||||
|
||||
#ifdef _CAN
|
||||
EXT CAN_TypeDef *CAN;
|
||||
#endif /*_CAN */
|
||||
|
||||
#ifdef _BKP
|
||||
EXT BKP_TypeDef *BKP;
|
||||
#endif /*_BKP */
|
||||
|
||||
#ifdef _PWR
|
||||
EXT PWR_TypeDef *PWR;
|
||||
#endif /*_PWR */
|
||||
|
||||
#ifdef _AFIO
|
||||
EXT AFIO_TypeDef *AFIO;
|
||||
#endif /*_AFIO */
|
||||
|
||||
#ifdef _EXTI
|
||||
EXT EXTI_TypeDef *EXTI;
|
||||
#endif /*_EXTI */
|
||||
|
||||
#ifdef _GPIOA
|
||||
EXT GPIO_TypeDef *GPIOA;
|
||||
#endif /*_GPIOA */
|
||||
|
||||
#ifdef _GPIOB
|
||||
EXT GPIO_TypeDef *GPIOB;
|
||||
#endif /*_GPIOB */
|
||||
|
||||
#ifdef _GPIOC
|
||||
EXT GPIO_TypeDef *GPIOC;
|
||||
#endif /*_GPIOC */
|
||||
|
||||
#ifdef _GPIOD
|
||||
EXT GPIO_TypeDef *GPIOD;
|
||||
#endif /*_GPIOD */
|
||||
|
||||
#ifdef _GPIOE
|
||||
EXT GPIO_TypeDef *GPIOE;
|
||||
#endif /*_GPIOE */
|
||||
|
||||
#ifdef _ADC1
|
||||
EXT ADC_TypeDef *ADC1;
|
||||
#endif /*_ADC1 */
|
||||
|
||||
#ifdef _ADC2
|
||||
EXT ADC_TypeDef *ADC2;
|
||||
#endif /*_ADC2 */
|
||||
|
||||
#ifdef _TIM1
|
||||
EXT TIM1_TypeDef *TIM1;
|
||||
#endif /*_TIM1 */
|
||||
|
||||
#ifdef _SPI1
|
||||
EXT SPI_TypeDef *SPI1;
|
||||
#endif /*_SPI1 */
|
||||
|
||||
#ifdef _USART1
|
||||
EXT USART_TypeDef *USART1;
|
||||
#endif /*_USART1 */
|
||||
|
||||
#ifdef _DMA
|
||||
EXT DMA_TypeDef *DMA;
|
||||
#endif /*_DMA */
|
||||
|
||||
#ifdef _DMA_Channel1
|
||||
EXT DMA_Channel_TypeDef *DMA_Channel1;
|
||||
#endif /*_DMA_Channel1 */
|
||||
|
||||
#ifdef _DMA_Channel2
|
||||
EXT DMA_Channel_TypeDef *DMA_Channel2;
|
||||
#endif /*_DMA_Channel2 */
|
||||
|
||||
#ifdef _DMA_Channel3
|
||||
EXT DMA_Channel_TypeDef *DMA_Channel3;
|
||||
#endif /*_DMA_Channel3 */
|
||||
|
||||
#ifdef _DMA_Channel4
|
||||
EXT DMA_Channel_TypeDef *DMA_Channel4;
|
||||
#endif /*_DMA_Channel4 */
|
||||
|
||||
#ifdef _DMA_Channel5
|
||||
EXT DMA_Channel_TypeDef *DMA_Channel5;
|
||||
#endif /*_DMA_Channel5 */
|
||||
|
||||
#ifdef _DMA_Channel6
|
||||
EXT DMA_Channel_TypeDef *DMA_Channel6;
|
||||
#endif /*_DMA_Channel6 */
|
||||
|
||||
#ifdef _DMA_Channel7
|
||||
EXT DMA_Channel_TypeDef *DMA_Channel7;
|
||||
#endif /*_DMA_Channel7 */
|
||||
|
||||
#ifdef _FLASH
|
||||
EXT FLASH_TypeDef *FLASH;
|
||||
EXT OB_TypeDef *OB;
|
||||
#endif /*_FLASH */
|
||||
|
||||
#ifdef _RCC
|
||||
EXT RCC_TypeDef *RCC;
|
||||
#endif /*_RCC */
|
||||
|
||||
#ifdef _SysTick
|
||||
EXT SysTick_TypeDef *SysTick;
|
||||
#endif /*_SysTick */
|
||||
|
||||
#ifdef _NVIC
|
||||
EXT NVIC_TypeDef *NVIC;
|
||||
#endif /*_NVIC */
|
||||
|
||||
#ifdef _SCB
|
||||
EXT SCB_TypeDef *SCB;
|
||||
#endif /*_SCB */
|
||||
|
||||
#endif /* DEBUG */
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
|
||||
#endif /* __STM32F10x_MAP_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,255 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_nvic.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* NVIC firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_NVIC_H
|
||||
#define __STM32F10x_NVIC_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* NVIC Init Structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u8 NVIC_IRQChannel;
|
||||
u8 NVIC_IRQChannelPreemptionPriority;
|
||||
u8 NVIC_IRQChannelSubPriority;
|
||||
FunctionalState NVIC_IRQChannelCmd;
|
||||
} NVIC_InitTypeDef;
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* IRQ Channels --------------------------------------------------------------*/
|
||||
#define WWDG_IRQChannel ((u8)0x00) /* Window WatchDog Interrupt */
|
||||
#define PVD_IRQChannel ((u8)0x01) /* PVD through EXTI Line detection Interrupt */
|
||||
#define TAMPER_IRQChannel ((u8)0x02) /* Tamper Interrupt */
|
||||
#define RTC_IRQChannel ((u8)0x03) /* RTC global Interrupt */
|
||||
#define FLASH_IRQChannel ((u8)0x04) /* FLASH global Interrupt */
|
||||
#define RCC_IRQChannel ((u8)0x05) /* RCC global Interrupt */
|
||||
#define EXTI0_IRQChannel ((u8)0x06) /* EXTI Line0 Interrupt */
|
||||
#define EXTI1_IRQChannel ((u8)0x07) /* EXTI Line1 Interrupt */
|
||||
#define EXTI2_IRQChannel ((u8)0x08) /* EXTI Line2 Interrupt */
|
||||
#define EXTI3_IRQChannel ((u8)0x09) /* EXTI Line3 Interrupt */
|
||||
#define EXTI4_IRQChannel ((u8)0x0A) /* EXTI Line4 Interrupt */
|
||||
#define DMAChannel1_IRQChannel ((u8)0x0B) /* DMA Channel 1 global Interrupt */
|
||||
#define DMAChannel2_IRQChannel ((u8)0x0C) /* DMA Channel 2 global Interrupt */
|
||||
#define DMAChannel3_IRQChannel ((u8)0x0D) /* DMA Channel 3 global Interrupt */
|
||||
#define DMAChannel4_IRQChannel ((u8)0x0E) /* DMA Channel 4 global Interrupt */
|
||||
#define DMAChannel5_IRQChannel ((u8)0x0F) /* DMA Channel 5 global Interrupt */
|
||||
#define DMAChannel6_IRQChannel ((u8)0x10) /* DMA Channel 6 global Interrupt */
|
||||
#define DMAChannel7_IRQChannel ((u8)0x11) /* DMA Channel 7 global Interrupt */
|
||||
#define ADC_IRQChannel ((u8)0x12) /* ADC global Interrupt */
|
||||
#define USB_HP_CAN_TX_IRQChannel ((u8)0x13) /* USB High Priority or CAN TX Interrupts */
|
||||
#define USB_LP_CAN_RX0_IRQChannel ((u8)0x14) /* USB Low Priority or CAN RX0 Interrupts */
|
||||
#define CAN_RX1_IRQChannel ((u8)0x15) /* CAN RX1 Interrupt */
|
||||
#define CAN_SCE_IRQChannel ((u8)0x16) /* CAN SCE Interrupt */
|
||||
#define EXTI9_5_IRQChannel ((u8)0x17) /* External Line[9:5] Interrupts */
|
||||
#define TIM1_BRK_IRQChannel ((u8)0x18) /* TIM1 Break Interrupt */
|
||||
#define TIM1_UP_IRQChannel ((u8)0x19) /* TIM1 Update Interrupt */
|
||||
#define TIM1_TRG_COM_IRQChannel ((u8)0x1A) /* TIM1 Trigger and Commutation Interrupt */
|
||||
#define TIM1_CC_IRQChannel ((u8)0x1B) /* TIM1 Capture Compare Interrupt */
|
||||
#define TIM2_IRQChannel ((u8)0x1C) /* TIM2 global Interrupt */
|
||||
#define TIM3_IRQChannel ((u8)0x1D) /* TIM3 global Interrupt */
|
||||
#define TIM4_IRQChannel ((u8)0x1E) /* TIM4 global Interrupt */
|
||||
#define I2C1_EV_IRQChannel ((u8)0x1F) /* I2C1 Event Interrupt */
|
||||
#define I2C1_ER_IRQChannel ((u8)0x20) /* I2C1 Error Interrupt */
|
||||
#define I2C2_EV_IRQChannel ((u8)0x21) /* I2C2 Event Interrupt */
|
||||
#define I2C2_ER_IRQChannel ((u8)0x22) /* I2C2 Error Interrupt */
|
||||
#define SPI1_IRQChannel ((u8)0x23) /* SPI1 global Interrupt */
|
||||
#define SPI2_IRQChannel ((u8)0x24) /* SPI2 global Interrupt */
|
||||
#define USART1_IRQChannel ((u8)0x25) /* USART1 global Interrupt */
|
||||
#define USART2_IRQChannel ((u8)0x26) /* USART2 global Interrupt */
|
||||
#define USART3_IRQChannel ((u8)0x27) /* USART3 global Interrupt */
|
||||
#define EXTI15_10_IRQChannel ((u8)0x28) /* External Line[15:10] Interrupts */
|
||||
#define RTCAlarm_IRQChannel ((u8)0x29) /* RTC Alarm through EXTI Line Interrupt */
|
||||
#define USBWakeUp_IRQChannel ((u8)0x2A) /* USB WakeUp from suspend through EXTI Line Interrupt */
|
||||
|
||||
#define IS_NVIC_IRQ_CHANNEL(CHANNEL) ((CHANNEL == WWDG_IRQChannel) || \
|
||||
(CHANNEL == PVD_IRQChannel) || \
|
||||
(CHANNEL == TAMPER_IRQChannel) || \
|
||||
(CHANNEL == RTC_IRQChannel) || \
|
||||
(CHANNEL == FLASH_IRQChannel) || \
|
||||
(CHANNEL == RCC_IRQChannel) || \
|
||||
(CHANNEL == EXTI0_IRQChannel) || \
|
||||
(CHANNEL == EXTI1_IRQChannel) || \
|
||||
(CHANNEL == EXTI2_IRQChannel) || \
|
||||
(CHANNEL == EXTI3_IRQChannel) || \
|
||||
(CHANNEL == EXTI4_IRQChannel) || \
|
||||
(CHANNEL == DMAChannel1_IRQChannel) || \
|
||||
(CHANNEL == DMAChannel2_IRQChannel) || \
|
||||
(CHANNEL == DMAChannel3_IRQChannel) || \
|
||||
(CHANNEL == DMAChannel4_IRQChannel) || \
|
||||
(CHANNEL == DMAChannel5_IRQChannel) || \
|
||||
(CHANNEL == DMAChannel6_IRQChannel) || \
|
||||
(CHANNEL == DMAChannel7_IRQChannel) || \
|
||||
(CHANNEL == ADC_IRQChannel) || \
|
||||
(CHANNEL == USB_HP_CAN_TX_IRQChannel) || \
|
||||
(CHANNEL == USB_LP_CAN_RX0_IRQChannel) || \
|
||||
(CHANNEL == CAN_RX1_IRQChannel) || \
|
||||
(CHANNEL == CAN_SCE_IRQChannel) || \
|
||||
(CHANNEL == EXTI9_5_IRQChannel) || \
|
||||
(CHANNEL == TIM1_BRK_IRQChannel) || \
|
||||
(CHANNEL == TIM1_UP_IRQChannel) || \
|
||||
(CHANNEL == TIM1_TRG_COM_IRQChannel) || \
|
||||
(CHANNEL == TIM1_CC_IRQChannel) || \
|
||||
(CHANNEL == TIM2_IRQChannel) || \
|
||||
(CHANNEL == TIM3_IRQChannel) || \
|
||||
(CHANNEL == TIM4_IRQChannel) || \
|
||||
(CHANNEL == I2C1_EV_IRQChannel) || \
|
||||
(CHANNEL == I2C1_ER_IRQChannel) || \
|
||||
(CHANNEL == I2C2_EV_IRQChannel) || \
|
||||
(CHANNEL == I2C2_ER_IRQChannel) || \
|
||||
(CHANNEL == SPI1_IRQChannel) || \
|
||||
(CHANNEL == SPI2_IRQChannel) || \
|
||||
(CHANNEL == USART1_IRQChannel) || \
|
||||
(CHANNEL == USART2_IRQChannel) || \
|
||||
(CHANNEL == USART3_IRQChannel) || \
|
||||
(CHANNEL == EXTI15_10_IRQChannel) || \
|
||||
(CHANNEL == RTCAlarm_IRQChannel) || \
|
||||
(CHANNEL == USBWakeUp_IRQChannel))
|
||||
|
||||
/* System Handlers -----------------------------------------------------------*/
|
||||
#define SystemHandler_NMI ((u32)0x00001F) /* NMI Handler */
|
||||
#define SystemHandler_HardFault ((u32)0x000000) /* Hard Fault Handler */
|
||||
#define SystemHandler_MemoryManage ((u32)0x043430) /* Memory Manage Handler */
|
||||
#define SystemHandler_BusFault ((u32)0x547931) /* Bus Fault Handler */
|
||||
#define SystemHandler_UsageFault ((u32)0x24C232) /* Usage Fault Handler */
|
||||
#define SystemHandler_SVCall ((u32)0x01FF40) /* SVCall Handler */
|
||||
#define SystemHandler_DebugMonitor ((u32)0x0A0080) /* Debug Monitor Handler */
|
||||
#define SystemHandler_PSV ((u32)0x02829C) /* PSV Handler */
|
||||
#define SystemHandler_SysTick ((u32)0x02C39A) /* SysTick Handler */
|
||||
|
||||
#define IS_CONFIG_SYSTEM_HANDLER(HANDLER) ((HANDLER == SystemHandler_MemoryManage) || \
|
||||
(HANDLER == SystemHandler_BusFault) || \
|
||||
(HANDLER == SystemHandler_UsageFault))
|
||||
|
||||
#define IS_PRIORITY_SYSTEM_HANDLER(HANDLER) ((HANDLER == SystemHandler_MemoryManage) || \
|
||||
(HANDLER == SystemHandler_BusFault) || \
|
||||
(HANDLER == SystemHandler_UsageFault) || \
|
||||
(HANDLER == SystemHandler_SVCall) || \
|
||||
(HANDLER == SystemHandler_DebugMonitor) || \
|
||||
(HANDLER == SystemHandler_PSV) || \
|
||||
(HANDLER == SystemHandler_SysTick))
|
||||
|
||||
#define IS_GET_PENDING_SYSTEM_HANDLER(HANDLER) ((HANDLER == SystemHandler_MemoryManage) || \
|
||||
(HANDLER == SystemHandler_BusFault) || \
|
||||
(HANDLER == SystemHandler_SVCall))
|
||||
|
||||
#define IS_SET_PENDING_SYSTEM_HANDLER(HANDLER) ((HANDLER == SystemHandler_NMI) || \
|
||||
(HANDLER == SystemHandler_PSV) || \
|
||||
(HANDLER == SystemHandler_SysTick))
|
||||
|
||||
#define IS_CLEAR_SYSTEM_HANDLER(HANDLER) ((HANDLER == SystemHandler_PSV) || \
|
||||
(HANDLER == SystemHandler_SysTick))
|
||||
|
||||
#define IS_GET_ACTIVE_SYSTEM_HANDLER(HANDLER) ((HANDLER == SystemHandler_MemoryManage) || \
|
||||
(HANDLER == SystemHandler_BusFault) || \
|
||||
(HANDLER == SystemHandler_UsageFault) || \
|
||||
(HANDLER == SystemHandler_SVCall) || \
|
||||
(HANDLER == SystemHandler_DebugMonitor) || \
|
||||
(HANDLER == SystemHandler_PSV) || \
|
||||
(HANDLER == SystemHandler_SysTick))
|
||||
|
||||
#define IS_FAULT_SOURCE_SYSTEM_HANDLER(HANDLER) ((HANDLER == SystemHandler_HardFault) || \
|
||||
(HANDLER == SystemHandler_MemoryManage) || \
|
||||
(HANDLER == SystemHandler_BusFault) || \
|
||||
(HANDLER == SystemHandler_UsageFault) || \
|
||||
(HANDLER == SystemHandler_DebugMonitor))
|
||||
|
||||
#define IS_FAULT_ADDRESS_SYSTEM_HANDLER(HANDLER) ((HANDLER == SystemHandler_MemoryManage) || \
|
||||
(HANDLER == SystemHandler_BusFault))
|
||||
|
||||
|
||||
/* Vector Table Base ---------------------------------------------------------*/
|
||||
#define NVIC_VectTab_RAM ((u32)0x20000000)
|
||||
#define NVIC_VectTab_FLASH ((u32)0x00000000)
|
||||
|
||||
#define IS_NVIC_VECTTAB(VECTTAB) ((VECTTAB == NVIC_VectTab_RAM) || \
|
||||
(VECTTAB == NVIC_VectTab_FLASH))
|
||||
|
||||
/* System Low Power ----------------------------------------------------------*/
|
||||
#define NVIC_LP_SEVONPEND ((u8)0x10)
|
||||
#define NVIC_LP_SLEEPDEEP ((u8)0x04)
|
||||
#define NVIC_LP_SLEEPONEXIT ((u8)0x02)
|
||||
|
||||
#define IS_NVIC_LP(LP) ((LP == NVIC_LP_SEVONPEND) || \
|
||||
(LP == NVIC_LP_SLEEPDEEP) || \
|
||||
(LP == NVIC_LP_SLEEPONEXIT))
|
||||
|
||||
/* Preemption Priority Group -------------------------------------------------*/
|
||||
#define NVIC_PriorityGroup_0 ((u32)0x700) /* 0 bits for pre-emption priority
|
||||
4 bits for subpriority */
|
||||
#define NVIC_PriorityGroup_1 ((u32)0x600) /* 1 bits for pre-emption priority
|
||||
3 bits for subpriority */
|
||||
#define NVIC_PriorityGroup_2 ((u32)0x500) /* 2 bits for pre-emption priority
|
||||
2 bits for subpriority */
|
||||
#define NVIC_PriorityGroup_3 ((u32)0x400) /* 3 bits for pre-emption priority
|
||||
1 bits for subpriority */
|
||||
#define NVIC_PriorityGroup_4 ((u32)0x300) /* 4 bits for pre-emption priority
|
||||
0 bits for subpriority */
|
||||
|
||||
#define IS_NVIC_PRIORITY_GROUP(GROUP) ((GROUP == NVIC_PriorityGroup_0) || \
|
||||
(GROUP == NVIC_PriorityGroup_1) || \
|
||||
(GROUP == NVIC_PriorityGroup_2) || \
|
||||
(GROUP == NVIC_PriorityGroup_3) || \
|
||||
(GROUP == NVIC_PriorityGroup_4))
|
||||
|
||||
#define IS_NVIC_PREEMPTION_PRIORITY(PRIORITY) (PRIORITY < 0x10)
|
||||
#define IS_NVIC_SUB_PRIORITY(PRIORITY) (PRIORITY < 0x10)
|
||||
#define IS_NVIC_OFFSET(OFFSET) (OFFSET < 0x3FFFFF)
|
||||
#define IS_NVIC_BASE_PRI(PRI) ((PRI > 0x00) && (PRI < 0x10))
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void NVIC_DeInit(void);
|
||||
void NVIC_SCBDeInit(void);
|
||||
void NVIC_PriorityGroupConfig(u32 NVIC_PriorityGroup);
|
||||
void NVIC_Init(NVIC_InitTypeDef* NVIC_InitStruct);
|
||||
void NVIC_StructInit(NVIC_InitTypeDef* NVIC_InitStruct);
|
||||
void NVIC_SETPRIMASK(void);
|
||||
void NVIC_RESETPRIMASK(void);
|
||||
void NVIC_SETFAULTMASK(void);
|
||||
void NVIC_RESETFAULTMASK(void);
|
||||
void NVIC_BASEPRICONFIG(u32 NewPriority);
|
||||
u32 NVIC_GetBASEPRI(void);
|
||||
u16 NVIC_GetCurrentPendingIRQChannel(void);
|
||||
ITStatus NVIC_GetIRQChannelPendingBitStatus(u8 NVIC_IRQChannel);
|
||||
void NVIC_SetIRQChannelPendingBit(u8 NVIC_IRQChannel);
|
||||
void NVIC_ClearIRQChannelPendingBit(u8 NVIC_IRQChannel);
|
||||
u16 NVIC_GetCurrentActiveHandler(void);
|
||||
ITStatus NVIC_GetIRQChannelActiveBitStatus(u8 NVIC_IRQChannel);
|
||||
u32 NVIC_GetCPUID(void);
|
||||
void NVIC_SetVectorTable(u32 NVIC_VectTab, u32 Offset);
|
||||
void NVIC_GenerateSystemReset(void);
|
||||
void NVIC_GenerateCoreReset(void);
|
||||
void NVIC_SystemLPConfig(u8 LowPowerMode, FunctionalState NewState);
|
||||
void NVIC_SystemHandlerConfig(u32 SystemHandler, FunctionalState NewState);
|
||||
void NVIC_SystemHandlerPriorityConfig(u32 SystemHandler, u8 SystemHandlerPreemptionPriority,
|
||||
u8 SystemHandlerSubPriority);
|
||||
ITStatus NVIC_GetSystemHandlerPendingBitStatus(u32 SystemHandler);
|
||||
void NVIC_SetSystemHandlerPendingBit(u32 SystemHandler);
|
||||
void NVIC_ClearSystemHandlerPendingBit(u32 SystemHandler);
|
||||
ITStatus NVIC_GetSystemHandlerActiveBitStatus(u32 SystemHandler);
|
||||
u32 NVIC_GetFaultHandlerSources(u32 SystemHandler);
|
||||
u32 NVIC_GetFaultAddress(u32 SystemHandler);
|
||||
|
||||
#endif /* __STM32F10x_NVIC_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,81 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_pwr.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* PWR firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_PWR_H
|
||||
#define __STM32F10x_PWR_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* PVD detection level */
|
||||
#define PWR_PVDLevel_2V2 ((u32)0x00000000)
|
||||
#define PWR_PVDLevel_2V3 ((u32)0x00000020)
|
||||
#define PWR_PVDLevel_2V4 ((u32)0x00000040)
|
||||
#define PWR_PVDLevel_2V5 ((u32)0x00000060)
|
||||
#define PWR_PVDLevel_2V6 ((u32)0x00000080)
|
||||
#define PWR_PVDLevel_2V7 ((u32)0x000000A0)
|
||||
#define PWR_PVDLevel_2V8 ((u32)0x000000C0)
|
||||
#define PWR_PVDLevel_2V9 ((u32)0x000000E0)
|
||||
|
||||
#define IS_PWR_PVD_LEVEL(LEVEL) ((LEVEL == PWR_PVDLevel_2V2) || (LEVEL == PWR_PVDLevel_2V3)|| \
|
||||
(LEVEL == PWR_PVDLevel_2V4) || (LEVEL == PWR_PVDLevel_2V5)|| \
|
||||
(LEVEL == PWR_PVDLevel_2V6) || (LEVEL == PWR_PVDLevel_2V7)|| \
|
||||
(LEVEL == PWR_PVDLevel_2V8) || (LEVEL == PWR_PVDLevel_2V9))
|
||||
|
||||
/* Regulator state is STOP mode */
|
||||
#define PWR_Regulator_ON ((u32)0x00000000)
|
||||
#define PWR_Regulator_LowPower ((u32)0x00000001)
|
||||
|
||||
#define IS_PWR_REGULATOR(REGULATOR) ((REGULATOR == PWR_Regulator_ON) || \
|
||||
(REGULATOR == PWR_Regulator_LowPower))
|
||||
|
||||
/* STOP mode entry */
|
||||
#define PWR_STOPEntry_WFI ((u8)0x01)
|
||||
#define PWR_STOPEntry_WFE ((u8)0x02)
|
||||
|
||||
#define IS_PWR_STOP_ENTRY(ENTRY) ((ENTRY == PWR_STOPEntry_WFI) || (ENTRY == PWR_STOPEntry_WFE))
|
||||
|
||||
/* PWR Flag */
|
||||
#define PWR_FLAG_WU ((u32)0x00000001)
|
||||
#define PWR_FLAG_SB ((u32)0x00000002)
|
||||
#define PWR_FLAG_PVDO ((u32)0x00000004)
|
||||
|
||||
#define IS_PWR_GET_FLAG(FLAG) ((FLAG == PWR_FLAG_WU) || (FLAG == PWR_FLAG_SB) || \
|
||||
(FLAG == PWR_FLAG_PVDO))
|
||||
#define IS_PWR_CLEAR_FLAG(FLAG) ((FLAG == PWR_FLAG_WU) || (FLAG == PWR_FLAG_SB))
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void PWR_DeInit(void);
|
||||
void PWR_BackupAccessCmd(FunctionalState NewState);
|
||||
void PWR_PVDCmd(FunctionalState NewState);
|
||||
void PWR_PVDLevelConfig(u32 PWR_PVDLevel);
|
||||
void PWR_WakeUpPinCmd(FunctionalState NewState);
|
||||
void PWR_EnterSTOPMode(u32 PWR_Regulator, u8 PWR_STOPEntry);
|
||||
void PWR_EnterSTANDBYMode(void);
|
||||
FlagStatus PWR_GetFlagStatus(u32 PWR_FLAG);
|
||||
void PWR_ClearFlag(u32 PWR_FLAG);
|
||||
|
||||
#endif /* __STM32F10x_PWR_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,276 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_rcc.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* RCC firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_RCC_H
|
||||
#define __STM32F10x_RCC_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
typedef struct
|
||||
{
|
||||
u32 SYSCLK_Frequency;
|
||||
u32 HCLK_Frequency;
|
||||
u32 PCLK1_Frequency;
|
||||
u32 PCLK2_Frequency;
|
||||
u32 ADCCLK_Frequency;
|
||||
}RCC_ClocksTypeDef;
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* HSE configuration */
|
||||
#define RCC_HSE_OFF ((u32)0x00000000)
|
||||
#define RCC_HSE_ON ((u32)0x00010000)
|
||||
#define RCC_HSE_Bypass ((u32)0x00040000)
|
||||
|
||||
#define IS_RCC_HSE(HSE) ((HSE == RCC_HSE_OFF) || (HSE == RCC_HSE_ON) || \
|
||||
(HSE == RCC_HSE_Bypass))
|
||||
|
||||
/* PLL entry clock source */
|
||||
#define RCC_PLLSource_HSI_Div2 ((u32)0x00000000)
|
||||
#define RCC_PLLSource_HSE_Div1 ((u32)0x00010000)
|
||||
#define RCC_PLLSource_HSE_Div2 ((u32)0x00030000)
|
||||
|
||||
#define IS_RCC_PLL_SOURCE(SOURCE) ((SOURCE == RCC_PLLSource_HSI_Div2) || \
|
||||
(SOURCE == RCC_PLLSource_HSE_Div1) || \
|
||||
(SOURCE == RCC_PLLSource_HSE_Div2))
|
||||
|
||||
/* PLL multiplication factor */
|
||||
#define RCC_PLLMul_2 ((u32)0x00000000)
|
||||
#define RCC_PLLMul_3 ((u32)0x00040000)
|
||||
#define RCC_PLLMul_4 ((u32)0x00080000)
|
||||
#define RCC_PLLMul_5 ((u32)0x000C0000)
|
||||
#define RCC_PLLMul_6 ((u32)0x00100000)
|
||||
#define RCC_PLLMul_7 ((u32)0x00140000)
|
||||
#define RCC_PLLMul_8 ((u32)0x00180000)
|
||||
#define RCC_PLLMul_9 ((u32)0x001C0000)
|
||||
#define RCC_PLLMul_10 ((u32)0x00200000)
|
||||
#define RCC_PLLMul_11 ((u32)0x00240000)
|
||||
#define RCC_PLLMul_12 ((u32)0x00280000)
|
||||
#define RCC_PLLMul_13 ((u32)0x002C0000)
|
||||
#define RCC_PLLMul_14 ((u32)0x00300000)
|
||||
#define RCC_PLLMul_15 ((u32)0x00340000)
|
||||
#define RCC_PLLMul_16 ((u32)0x00380000)
|
||||
|
||||
#define IS_RCC_PLL_MUL(MUL) ((MUL == RCC_PLLMul_2) || (MUL == RCC_PLLMul_3) ||\
|
||||
(MUL == RCC_PLLMul_4) || (MUL == RCC_PLLMul_5) ||\
|
||||
(MUL == RCC_PLLMul_6) || (MUL == RCC_PLLMul_7) ||\
|
||||
(MUL == RCC_PLLMul_8) || (MUL == RCC_PLLMul_9) ||\
|
||||
(MUL == RCC_PLLMul_10) || (MUL == RCC_PLLMul_11) ||\
|
||||
(MUL == RCC_PLLMul_12) || (MUL == RCC_PLLMul_13) ||\
|
||||
(MUL == RCC_PLLMul_14) || (MUL == RCC_PLLMul_15) ||\
|
||||
(MUL == RCC_PLLMul_16))
|
||||
|
||||
/* System clock source */
|
||||
#define RCC_SYSCLKSource_HSI ((u32)0x00000000)
|
||||
#define RCC_SYSCLKSource_HSE ((u32)0x00000001)
|
||||
#define RCC_SYSCLKSource_PLLCLK ((u32)0x00000002)
|
||||
|
||||
#define IS_RCC_SYSCLK_SOURCE(SOURCE) ((SOURCE == RCC_SYSCLKSource_HSI) || \
|
||||
(SOURCE == RCC_SYSCLKSource_HSE) || \
|
||||
(SOURCE == RCC_SYSCLKSource_PLLCLK))
|
||||
|
||||
/* AHB clock source */
|
||||
#define RCC_SYSCLK_Div1 ((u32)0x00000000)
|
||||
#define RCC_SYSCLK_Div2 ((u32)0x00000080)
|
||||
#define RCC_SYSCLK_Div4 ((u32)0x00000090)
|
||||
#define RCC_SYSCLK_Div8 ((u32)0x000000A0)
|
||||
#define RCC_SYSCLK_Div16 ((u32)0x000000B0)
|
||||
#define RCC_SYSCLK_Div64 ((u32)0x000000C0)
|
||||
#define RCC_SYSCLK_Div128 ((u32)0x000000D0)
|
||||
#define RCC_SYSCLK_Div256 ((u32)0x000000E0)
|
||||
#define RCC_SYSCLK_Div512 ((u32)0x000000F0)
|
||||
|
||||
#define IS_RCC_HCLK(HCLK) ((HCLK == RCC_SYSCLK_Div1) || (HCLK == RCC_SYSCLK_Div2) || \
|
||||
(HCLK == RCC_SYSCLK_Div4) || (HCLK == RCC_SYSCLK_Div8) || \
|
||||
(HCLK == RCC_SYSCLK_Div16) || (HCLK == RCC_SYSCLK_Div64) || \
|
||||
(HCLK == RCC_SYSCLK_Div128) || (HCLK == RCC_SYSCLK_Div256) || \
|
||||
(HCLK == RCC_SYSCLK_Div512))
|
||||
|
||||
/* APB1/APB2 clock source */
|
||||
#define RCC_HCLK_Div1 ((u32)0x00000000)
|
||||
#define RCC_HCLK_Div2 ((u32)0x00000400)
|
||||
#define RCC_HCLK_Div4 ((u32)0x00000500)
|
||||
#define RCC_HCLK_Div8 ((u32)0x00000600)
|
||||
#define RCC_HCLK_Div16 ((u32)0x00000700)
|
||||
|
||||
#define IS_RCC_PCLK(PCLK) ((PCLK == RCC_HCLK_Div1) || (PCLK == RCC_HCLK_Div2) || \
|
||||
(PCLK == RCC_HCLK_Div4) || (PCLK == RCC_HCLK_Div8) || \
|
||||
(PCLK == RCC_HCLK_Div16))
|
||||
|
||||
/* RCC Interrupt source */
|
||||
#define RCC_IT_LSIRDY ((u8)0x01)
|
||||
#define RCC_IT_LSERDY ((u8)0x02)
|
||||
#define RCC_IT_HSIRDY ((u8)0x04)
|
||||
#define RCC_IT_HSERDY ((u8)0x08)
|
||||
#define RCC_IT_PLLRDY ((u8)0x10)
|
||||
#define RCC_IT_CSS ((u8)0x80)
|
||||
|
||||
#define IS_RCC_IT(IT) (((IT & (u8)0xE0) == 0x00) && (IT != 0x00))
|
||||
#define IS_RCC_GET_IT(IT) ((IT == RCC_IT_LSIRDY) || (IT == RCC_IT_LSERDY) || \
|
||||
(IT == RCC_IT_HSIRDY) || (IT == RCC_IT_HSERDY) || \
|
||||
(IT == RCC_IT_PLLRDY) || (IT == RCC_IT_CSS))
|
||||
#define IS_RCC_CLEAR_IT(IT) (((IT & (u8)0x60) == 0x00) && (IT != 0x00))
|
||||
|
||||
/* USB clock source */
|
||||
#define RCC_USBCLKSource_PLLCLK_1Div5 ((u8)0x00)
|
||||
#define RCC_USBCLKSource_PLLCLK_Div1 ((u8)0x01)
|
||||
|
||||
#define IS_RCC_USBCLK_SOURCE(SOURCE) ((SOURCE == RCC_USBCLKSource_PLLCLK_1Div5) || \
|
||||
(SOURCE == RCC_USBCLKSource_PLLCLK_Div1))
|
||||
|
||||
/* ADC clock source */
|
||||
#define RCC_PCLK2_Div2 ((u32)0x00000000)
|
||||
#define RCC_PCLK2_Div4 ((u32)0x00004000)
|
||||
#define RCC_PCLK2_Div6 ((u32)0x00008000)
|
||||
#define RCC_PCLK2_Div8 ((u32)0x0000C000)
|
||||
|
||||
#define IS_RCC_ADCCLK(ADCCLK) ((ADCCLK == RCC_PCLK2_Div2) || (ADCCLK == RCC_PCLK2_Div4) || \
|
||||
(ADCCLK == RCC_PCLK2_Div6) || (ADCCLK == RCC_PCLK2_Div8))
|
||||
|
||||
/* LSE configuration */
|
||||
#define RCC_LSE_OFF ((u8)0x00)
|
||||
#define RCC_LSE_ON ((u8)0x01)
|
||||
#define RCC_LSE_Bypass ((u8)0x04)
|
||||
|
||||
#define IS_RCC_LSE(LSE) ((LSE == RCC_LSE_OFF) || (LSE == RCC_LSE_ON) || \
|
||||
(LSE == RCC_LSE_Bypass))
|
||||
|
||||
/* RTC clock source */
|
||||
#define RCC_RTCCLKSource_LSE ((u32)0x00000100)
|
||||
#define RCC_RTCCLKSource_LSI ((u32)0x00000200)
|
||||
#define RCC_RTCCLKSource_HSE_Div128 ((u32)0x00000300)
|
||||
|
||||
#define IS_RCC_RTCCLK_SOURCE(SOURCE) ((SOURCE == RCC_RTCCLKSource_LSE) || \
|
||||
(SOURCE == RCC_RTCCLKSource_LSI) || \
|
||||
(SOURCE == RCC_RTCCLKSource_HSE_Div128))
|
||||
|
||||
/* AHB peripheral */
|
||||
#define RCC_AHBPeriph_DMA ((u32)0x00000001)
|
||||
#define RCC_AHBPeriph_SRAM ((u32)0x00000004)
|
||||
#define RCC_AHBPeriph_FLITF ((u32)0x00000010)
|
||||
|
||||
#define IS_RCC_AHB_PERIPH(PERIPH) (((PERIPH & 0xFFFFFFEA) == 0x00) && (PERIPH != 0x00))
|
||||
|
||||
/* APB2 peripheral */
|
||||
#define RCC_APB2Periph_AFIO ((u32)0x00000001)
|
||||
#define RCC_APB2Periph_GPIOA ((u32)0x00000004)
|
||||
#define RCC_APB2Periph_GPIOB ((u32)0x00000008)
|
||||
#define RCC_APB2Periph_GPIOC ((u32)0x00000010)
|
||||
#define RCC_APB2Periph_GPIOD ((u32)0x00000020)
|
||||
#define RCC_APB2Periph_GPIOE ((u32)0x00000040)
|
||||
#define RCC_APB2Periph_ADC1 ((u32)0x00000200)
|
||||
#define RCC_APB2Periph_ADC2 ((u32)0x00000400)
|
||||
#define RCC_APB2Periph_TIM1 ((u32)0x00000800)
|
||||
#define RCC_APB2Periph_SPI1 ((u32)0x00001000)
|
||||
#define RCC_APB2Periph_USART1 ((u32)0x00004000)
|
||||
#define RCC_APB2Periph_ALL ((u32)0x00005E7D)
|
||||
|
||||
#define IS_RCC_APB2_PERIPH(PERIPH) (((PERIPH & 0xFFFFA182) == 0x00) && (PERIPH != 0x00))
|
||||
|
||||
/* APB1 peripheral */
|
||||
#define RCC_APB1Periph_TIM2 ((u32)0x00000001)
|
||||
#define RCC_APB1Periph_TIM3 ((u32)0x00000002)
|
||||
#define RCC_APB1Periph_TIM4 ((u32)0x00000004)
|
||||
#define RCC_APB1Periph_WWDG ((u32)0x00000800)
|
||||
#define RCC_APB1Periph_SPI2 ((u32)0x00004000)
|
||||
#define RCC_APB1Periph_USART2 ((u32)0x00020000)
|
||||
#define RCC_APB1Periph_USART3 ((u32)0x00040000)
|
||||
#define RCC_APB1Periph_I2C1 ((u32)0x00200000)
|
||||
#define RCC_APB1Periph_I2C2 ((u32)0x00400000)
|
||||
#define RCC_APB1Periph_USB ((u32)0x00800000)
|
||||
#define RCC_APB1Periph_CAN ((u32)0x02000000)
|
||||
#define RCC_APB1Periph_BKP ((u32)0x08000000)
|
||||
#define RCC_APB1Periph_PWR ((u32)0x10000000)
|
||||
#define RCC_APB1Periph_ALL ((u32)0x1AE64807)
|
||||
|
||||
#define IS_RCC_APB1_PERIPH(PERIPH) (((PERIPH & 0xE519B7F8) == 0x00) && (PERIPH != 0x00))
|
||||
|
||||
/* Clock source to output on MCO pin */
|
||||
#define RCC_MCO_NoClock ((u8)0x00)
|
||||
#define RCC_MCO_SYSCLK ((u8)0x04)
|
||||
#define RCC_MCO_HSI ((u8)0x05)
|
||||
#define RCC_MCO_HSE ((u8)0x06)
|
||||
#define RCC_MCO_PLLCLK_Div2 ((u8)0x07)
|
||||
|
||||
#define IS_RCC_MCO(MCO) ((MCO == RCC_MCO_NoClock) || (MCO == RCC_MCO_HSI) || \
|
||||
(MCO == RCC_MCO_SYSCLK) || (MCO == RCC_MCO_HSE) || \
|
||||
(MCO == RCC_MCO_PLLCLK_Div2))
|
||||
|
||||
/* RCC Flag */
|
||||
#define RCC_FLAG_HSIRDY ((u8)0x20)
|
||||
#define RCC_FLAG_HSERDY ((u8)0x31)
|
||||
#define RCC_FLAG_PLLRDY ((u8)0x39)
|
||||
#define RCC_FLAG_LSERDY ((u8)0x41)
|
||||
#define RCC_FLAG_LSIRDY ((u8)0x61)
|
||||
#define RCC_FLAG_PINRST ((u8)0x7A)
|
||||
#define RCC_FLAG_PORRST ((u8)0x7B)
|
||||
#define RCC_FLAG_SFTRST ((u8)0x7C)
|
||||
#define RCC_FLAG_IWDGRST ((u8)0x7D)
|
||||
#define RCC_FLAG_WWDGRST ((u8)0x7E)
|
||||
#define RCC_FLAG_LPWRRST ((u8)0x7F)
|
||||
|
||||
#define IS_RCC_FLAG(FLAG) ((FLAG == RCC_FLAG_HSIRDY) || (FLAG == RCC_FLAG_HSERDY) || \
|
||||
(FLAG == RCC_FLAG_PLLRDY) || (FLAG == RCC_FLAG_LSERDY) || \
|
||||
(FLAG == RCC_FLAG_LSIRDY) || (FLAG == RCC_FLAG_PINRST) || \
|
||||
(FLAG == RCC_FLAG_PORRST) || (FLAG == RCC_FLAG_SFTRST) || \
|
||||
(FLAG == RCC_FLAG_IWDGRST)|| (FLAG == RCC_FLAG_WWDGRST)|| \
|
||||
(FLAG == RCC_FLAG_LPWRRST))
|
||||
|
||||
#define IS_RCC_CALIBRATION_VALUE(VALUE) (VALUE <= 0x1F)
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void RCC_DeInit(void);
|
||||
void RCC_HSEConfig(u32 RCC_HSE);
|
||||
void RCC_AdjustHSICalibrationValue(u8 HSICalibrationValue);
|
||||
void RCC_HSICmd(FunctionalState NewState);
|
||||
void RCC_PLLConfig(u32 RCC_PLLSource, u32 RCC_PLLMul);
|
||||
void RCC_PLLCmd(FunctionalState NewState);
|
||||
void RCC_SYSCLKConfig(u32 RCC_SYSCLKSource);
|
||||
u8 RCC_GetSYSCLKSource(void);
|
||||
void RCC_HCLKConfig(u32 RCC_HCLK);
|
||||
void RCC_PCLK1Config(u32 RCC_PCLK1);
|
||||
void RCC_PCLK2Config(u32 RCC_PCLK2);
|
||||
void RCC_ITConfig(u8 RCC_IT, FunctionalState NewState);
|
||||
void RCC_USBCLKConfig(u32 RCC_USBCLKSource);
|
||||
void RCC_ADCCLKConfig(u32 RCC_ADCCLK);
|
||||
void RCC_LSEConfig(u32 RCC_LSE);
|
||||
void RCC_LSICmd(FunctionalState NewState);
|
||||
void RCC_RTCCLKConfig(u32 RCC_RTCCLKSource);
|
||||
void RCC_RTCCLKCmd(FunctionalState NewState);
|
||||
void RCC_GetClocksFreq(RCC_ClocksTypeDef* RCC_Clocks);
|
||||
void RCC_AHBPeriphClockCmd(u32 RCC_AHBPeriph, FunctionalState NewState);
|
||||
void RCC_APB2PeriphClockCmd(u32 RCC_APB2Periph, FunctionalState NewState);
|
||||
void RCC_APB1PeriphClockCmd(u32 RCC_APB1Periph, FunctionalState NewState);
|
||||
void RCC_APB2PeriphResetCmd(u32 RCC_APB2Periph, FunctionalState NewState);
|
||||
void RCC_APB1PeriphResetCmd(u32 RCC_APB1Periph, FunctionalState NewState);
|
||||
void RCC_BackupResetCmd(FunctionalState NewState);
|
||||
void RCC_ClockSecuritySystemCmd(FunctionalState NewState);
|
||||
void RCC_MCOConfig(u8 RCC_MCO);
|
||||
FlagStatus RCC_GetFlagStatus(u8 RCC_FLAG);
|
||||
void RCC_ClearFlag(void);
|
||||
ITStatus RCC_GetITStatus(u8 RCC_IT);
|
||||
void RCC_ClearITPendingBit(u8 RCC_IT);
|
||||
|
||||
#endif /* __STM32F10x_RCC_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,75 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_rtc.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* RTC firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_RTC_H
|
||||
#define __STM32F10x_RTC_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* RTC interrupts define -----------------------------------------------------*/
|
||||
#define RTC_IT_OW ((u16)0x0004) /* Overflow interrupt */
|
||||
#define RTC_IT_ALR ((u16)0x0002) /* Alarm interrupt */
|
||||
#define RTC_IT_SEC ((u16)0x0001) /* Second interrupt */
|
||||
|
||||
#define IS_RTC_IT(IT) (((IT & (u16)0xFFF8) == 0x00) && (IT != 0x00))
|
||||
|
||||
#define IS_RTC_GET_IT(IT) ((IT == RTC_IT_OW) || (IT == RTC_IT_ALR) || \
|
||||
(IT == RTC_IT_SEC))
|
||||
|
||||
/* RTC interrupts flags ------------------------------------------------------*/
|
||||
#define RTC_FLAG_RTOFF ((u16)0x0020) /* RTC Operation OFF flag */
|
||||
#define RTC_FLAG_RSF ((u16)0x0008) /* Registers Synchronized flag */
|
||||
#define RTC_FLAG_OW ((u16)0x0004) /* Overflow flag */
|
||||
#define RTC_FLAG_ALR ((u16)0x0002) /* Alarm flag */
|
||||
#define RTC_FLAG_SEC ((u16)0x0001) /* Second flag */
|
||||
|
||||
#define IS_RTC_CLEAR_FLAG(FLAG) (((FLAG & (u16)0xFFF0) == 0x00) && (FLAG != 0x00))
|
||||
|
||||
#define IS_RTC_GET_FLAG(FLAG) ((FLAG == RTC_FLAG_RTOFF) || (FLAG == RTC_FLAG_RSF) || \
|
||||
(FLAG == RTC_FLAG_OW) || (FLAG == RTC_FLAG_ALR) || \
|
||||
(FLAG == RTC_FLAG_SEC))
|
||||
|
||||
#define IS_RTC_PRESCALER(PRESCALER) (PRESCALER <= 0xFFFFF)
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void RTC_ITConfig(u16 RTC_IT, FunctionalState NewState);
|
||||
void RTC_EnterConfigMode(void);
|
||||
void RTC_ExitConfigMode(void);
|
||||
u32 RTC_GetCounter(void);
|
||||
void RTC_SetCounter(u32 CounterValue);
|
||||
u32 RTC_GetPrescaler(void);
|
||||
void RTC_SetPrescaler(u32 PrescalerValue);
|
||||
void RTC_SetAlarm(u32 AlarmValue);
|
||||
u32 RTC_GetDivider(void);
|
||||
void RTC_WaitForLastTask(void);
|
||||
void RTC_WaitForSynchro(void);
|
||||
FlagStatus RTC_GetFlagStatus(u16 RTC_FLAG);
|
||||
void RTC_ClearFlag(u16 RTC_FLAG);
|
||||
ITStatus RTC_GetITStatus(u16 RTC_IT);
|
||||
void RTC_ClearITPendingBit(u16 RTC_IT);
|
||||
|
||||
#endif /* __STM32F10x_RTC_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,486 @@
|
|||
/**
|
||||
******************************************************************************
|
||||
* @file stm32f10x_sdio.h
|
||||
* @author MCD Application Team
|
||||
* @version V3.0.0
|
||||
* @date 04/06/2009
|
||||
* @brief This file contains all the functions prototypes for the SDIO
|
||||
* firmware library.
|
||||
******************************************************************************
|
||||
* @copy
|
||||
*
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
|
||||
* TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
|
||||
* DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
|
||||
* FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
|
||||
* CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*
|
||||
* <h2><center>© COPYRIGHT 2009 STMicroelectronics</center></h2>
|
||||
*/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_SDIO_H
|
||||
#define __STM32F10x_SDIO_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x.h"
|
||||
|
||||
/** @addtogroup StdPeriph_Driver
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @addtogroup SDIO
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Exported_Types
|
||||
* @{
|
||||
*/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint8_t SDIO_ClockDiv;
|
||||
uint32_t SDIO_ClockEdge;
|
||||
uint32_t SDIO_ClockBypass;
|
||||
uint32_t SDIO_ClockPowerSave;
|
||||
uint32_t SDIO_BusWide;
|
||||
uint32_t SDIO_HardwareFlowControl;
|
||||
} SDIO_InitTypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint32_t SDIO_Argument;
|
||||
uint32_t SDIO_CmdIndex;
|
||||
uint32_t SDIO_Response;
|
||||
uint32_t SDIO_Wait;
|
||||
uint32_t SDIO_CPSM;
|
||||
} SDIO_CmdInitTypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint32_t SDIO_DataTimeOut;
|
||||
uint32_t SDIO_DataLength;
|
||||
uint32_t SDIO_DataBlockSize;
|
||||
uint32_t SDIO_TransferDir;
|
||||
uint32_t SDIO_TransferMode;
|
||||
uint32_t SDIO_DPSM;
|
||||
} SDIO_DataInitTypeDef;
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Exported_Constants
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Clock_Edge
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_ClockEdge_Rising ((uint32_t)0x00000000)
|
||||
#define SDIO_ClockEdge_Falling ((uint32_t)0x00002000)
|
||||
#define IS_SDIO_CLOCK_EDGE(EDGE) (((EDGE) == SDIO_ClockEdge_Rising) || \
|
||||
((EDGE) == SDIO_ClockEdge_Falling))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Clock_Bypass
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_ClockBypass_Disable ((uint32_t)0x00000000)
|
||||
#define SDIO_ClockBypass_Enable ((uint32_t)0x00000400)
|
||||
#define IS_SDIO_CLOCK_BYPASS(BYPASS) (((BYPASS) == SDIO_ClockBypass_Disable) || \
|
||||
((BYPASS) == SDIO_ClockBypass_Enable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Clock_Power_Save_
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_ClockPowerSave_Disable ((uint32_t)0x00000000)
|
||||
#define SDIO_ClockPowerSave_Enable ((uint32_t)0x00000200)
|
||||
#define IS_SDIO_CLOCK_POWER_SAVE(SAVE) (((SAVE) == SDIO_ClockPowerSave_Disable) || \
|
||||
((SAVE) == SDIO_ClockPowerSave_Enable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Bus_Wide
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_BusWide_1b ((uint32_t)0x00000000)
|
||||
#define SDIO_BusWide_4b ((uint32_t)0x00000800)
|
||||
#define SDIO_BusWide_8b ((uint32_t)0x00001000)
|
||||
#define IS_SDIO_BUS_WIDE(WIDE) (((WIDE) == SDIO_BusWide_1b) || ((WIDE) == SDIO_BusWide_4b) || \
|
||||
((WIDE) == SDIO_BusWide_8b))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Hardware_Flow_Control_
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_HardwareFlowControl_Disable ((uint32_t)0x00000000)
|
||||
#define SDIO_HardwareFlowControl_Enable ((uint32_t)0x00004000)
|
||||
#define IS_SDIO_HARDWARE_FLOW_CONTROL(CONTROL) (((CONTROL) == SDIO_HardwareFlowControl_Disable) || \
|
||||
((CONTROL) == SDIO_HardwareFlowControl_Enable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Power_State
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_PowerState_OFF ((uint32_t)0x00000000)
|
||||
#define SDIO_PowerState_ON ((uint32_t)0x00000003)
|
||||
#define IS_SDIO_POWER_STATE(STATE) (((STATE) == SDIO_PowerState_OFF) || ((STATE) == SDIO_PowerState_ON))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
|
||||
/** @defgroup SDIO_Interrupt_soucres
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_IT_CCRCFAIL ((uint32_t)0x00000001)
|
||||
#define SDIO_IT_DCRCFAIL ((uint32_t)0x00000002)
|
||||
#define SDIO_IT_CTIMEOUT ((uint32_t)0x00000004)
|
||||
#define SDIO_IT_DTIMEOUT ((uint32_t)0x00000008)
|
||||
#define SDIO_IT_TXUNDERR ((uint32_t)0x00000010)
|
||||
#define SDIO_IT_RXOVERR ((uint32_t)0x00000020)
|
||||
#define SDIO_IT_CMDREND ((uint32_t)0x00000040)
|
||||
#define SDIO_IT_CMDSENT ((uint32_t)0x00000080)
|
||||
#define SDIO_IT_DATAEND ((uint32_t)0x00000100)
|
||||
#define SDIO_IT_STBITERR ((uint32_t)0x00000200)
|
||||
#define SDIO_IT_DBCKEND ((uint32_t)0x00000400)
|
||||
#define SDIO_IT_CMDACT ((uint32_t)0x00000800)
|
||||
#define SDIO_IT_TXACT ((uint32_t)0x00001000)
|
||||
#define SDIO_IT_RXACT ((uint32_t)0x00002000)
|
||||
#define SDIO_IT_TXFIFOHE ((uint32_t)0x00004000)
|
||||
#define SDIO_IT_RXFIFOHF ((uint32_t)0x00008000)
|
||||
#define SDIO_IT_TXFIFOF ((uint32_t)0x00010000)
|
||||
#define SDIO_IT_RXFIFOF ((uint32_t)0x00020000)
|
||||
#define SDIO_IT_TXFIFOE ((uint32_t)0x00040000)
|
||||
#define SDIO_IT_RXFIFOE ((uint32_t)0x00080000)
|
||||
#define SDIO_IT_TXDAVL ((uint32_t)0x00100000)
|
||||
#define SDIO_IT_RXDAVL ((uint32_t)0x00200000)
|
||||
#define SDIO_IT_SDIOIT ((uint32_t)0x00400000)
|
||||
#define SDIO_IT_CEATAEND ((uint32_t)0x00800000)
|
||||
#define IS_SDIO_IT(IT) ((((IT) & (uint32_t)0xFF000000) == 0x00) && ((IT) != (uint32_t)0x00))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Command_Index_
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_SDIO_CMD_INDEX(INDEX) ((INDEX) < 0x40)
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Response_Type
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_Response_No ((uint32_t)0x00000000)
|
||||
#define SDIO_Response_Short ((uint32_t)0x00000040)
|
||||
#define SDIO_Response_Long ((uint32_t)0x000000C0)
|
||||
#define IS_SDIO_RESPONSE(RESPONSE) (((RESPONSE) == SDIO_Response_No) || \
|
||||
((RESPONSE) == SDIO_Response_Short) || \
|
||||
((RESPONSE) == SDIO_Response_Long))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Wait_Interrupt_State
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_Wait_No ((uint32_t)0x00000000) /* SDIO No Wait, TimeOut is enabled */
|
||||
#define SDIO_Wait_IT ((uint32_t)0x00000100) /* SDIO Wait Interrupt Request */
|
||||
#define SDIO_Wait_Pend ((uint32_t)0x00000200) /* SDIO Wait End of transfer */
|
||||
#define IS_SDIO_WAIT(WAIT) (((WAIT) == SDIO_Wait_No) || ((WAIT) == SDIO_Wait_IT) || \
|
||||
((WAIT) == SDIO_Wait_Pend))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_CPSM_State
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_CPSM_Disable ((uint32_t)0x00000000)
|
||||
#define SDIO_CPSM_Enable ((uint32_t)0x00000400)
|
||||
#define IS_SDIO_CPSM(CPSM) (((CPSM) == SDIO_CPSM_Enable) || ((CPSM) == SDIO_CPSM_Disable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Response_Registers
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_RESP1 ((uint32_t)0x00000000)
|
||||
#define SDIO_RESP2 ((uint32_t)0x00000004)
|
||||
#define SDIO_RESP3 ((uint32_t)0x00000008)
|
||||
#define SDIO_RESP4 ((uint32_t)0x0000000C)
|
||||
#define IS_SDIO_RESP(RESP) (((RESP) == SDIO_RESP1) || ((RESP) == SDIO_RESP2) || \
|
||||
((RESP) == SDIO_RESP3) || ((RESP) == SDIO_RESP4))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Data_Length
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_SDIO_DATA_LENGTH(LENGTH) ((LENGTH) <= 0x01FFFFFF)
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Data_Block_Size
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_DataBlockSize_1b ((uint32_t)0x00000000)
|
||||
#define SDIO_DataBlockSize_2b ((uint32_t)0x00000010)
|
||||
#define SDIO_DataBlockSize_4b ((uint32_t)0x00000020)
|
||||
#define SDIO_DataBlockSize_8b ((uint32_t)0x00000030)
|
||||
#define SDIO_DataBlockSize_16b ((uint32_t)0x00000040)
|
||||
#define SDIO_DataBlockSize_32b ((uint32_t)0x00000050)
|
||||
#define SDIO_DataBlockSize_64b ((uint32_t)0x00000060)
|
||||
#define SDIO_DataBlockSize_128b ((uint32_t)0x00000070)
|
||||
#define SDIO_DataBlockSize_256b ((uint32_t)0x00000080)
|
||||
#define SDIO_DataBlockSize_512b ((uint32_t)0x00000090)
|
||||
#define SDIO_DataBlockSize_1024b ((uint32_t)0x000000A0)
|
||||
#define SDIO_DataBlockSize_2048b ((uint32_t)0x000000B0)
|
||||
#define SDIO_DataBlockSize_4096b ((uint32_t)0x000000C0)
|
||||
#define SDIO_DataBlockSize_8192b ((uint32_t)0x000000D0)
|
||||
#define SDIO_DataBlockSize_16384b ((uint32_t)0x000000E0)
|
||||
#define IS_SDIO_BLOCK_SIZE(SIZE) (((SIZE) == SDIO_DataBlockSize_1b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_2b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_4b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_8b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_16b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_32b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_64b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_128b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_256b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_512b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_1024b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_2048b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_4096b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_8192b) || \
|
||||
((SIZE) == SDIO_DataBlockSize_16384b))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Transfer_Direction
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_TransferDir_ToCard ((uint32_t)0x00000000)
|
||||
#define SDIO_TransferDir_ToSDIO ((uint32_t)0x00000002)
|
||||
#define IS_SDIO_TRANSFER_DIR(DIR) (((DIR) == SDIO_TransferDir_ToCard) || \
|
||||
((DIR) == SDIO_TransferDir_ToSDIO))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Transfer_Type
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_TransferMode_Block ((uint32_t)0x00000000)
|
||||
#define SDIO_TransferMode_Stream ((uint32_t)0x00000004)
|
||||
#define IS_SDIO_TRANSFER_MODE(MODE) (((MODE) == SDIO_TransferMode_Stream) || \
|
||||
((MODE) == SDIO_TransferMode_Block))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_DPSM_State
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_DPSM_Disable ((uint32_t)0x00000000)
|
||||
#define SDIO_DPSM_Enable ((uint32_t)0x00000001)
|
||||
#define IS_SDIO_DPSM(DPSM) (((DPSM) == SDIO_DPSM_Enable) || ((DPSM) == SDIO_DPSM_Disable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Flags
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_FLAG_CCRCFAIL ((uint32_t)0x00000001)
|
||||
#define SDIO_FLAG_DCRCFAIL ((uint32_t)0x00000002)
|
||||
#define SDIO_FLAG_CTIMEOUT ((uint32_t)0x00000004)
|
||||
#define SDIO_FLAG_DTIMEOUT ((uint32_t)0x00000008)
|
||||
#define SDIO_FLAG_TXUNDERR ((uint32_t)0x00000010)
|
||||
#define SDIO_FLAG_RXOVERR ((uint32_t)0x00000020)
|
||||
#define SDIO_FLAG_CMDREND ((uint32_t)0x00000040)
|
||||
#define SDIO_FLAG_CMDSENT ((uint32_t)0x00000080)
|
||||
#define SDIO_FLAG_DATAEND ((uint32_t)0x00000100)
|
||||
#define SDIO_FLAG_STBITERR ((uint32_t)0x00000200)
|
||||
#define SDIO_FLAG_DBCKEND ((uint32_t)0x00000400)
|
||||
#define SDIO_FLAG_CMDACT ((uint32_t)0x00000800)
|
||||
#define SDIO_FLAG_TXACT ((uint32_t)0x00001000)
|
||||
#define SDIO_FLAG_RXACT ((uint32_t)0x00002000)
|
||||
#define SDIO_FLAG_TXFIFOHE ((uint32_t)0x00004000)
|
||||
#define SDIO_FLAG_RXFIFOHF ((uint32_t)0x00008000)
|
||||
#define SDIO_FLAG_TXFIFOF ((uint32_t)0x00010000)
|
||||
#define SDIO_FLAG_RXFIFOF ((uint32_t)0x00020000)
|
||||
#define SDIO_FLAG_TXFIFOE ((uint32_t)0x00040000)
|
||||
#define SDIO_FLAG_RXFIFOE ((uint32_t)0x00080000)
|
||||
#define SDIO_FLAG_TXDAVL ((uint32_t)0x00100000)
|
||||
#define SDIO_FLAG_RXDAVL ((uint32_t)0x00200000)
|
||||
#define SDIO_FLAG_SDIOIT ((uint32_t)0x00400000)
|
||||
#define SDIO_FLAG_CEATAEND ((uint32_t)0x00800000)
|
||||
#define IS_SDIO_FLAG(FLAG) (((FLAG) == SDIO_FLAG_CCRCFAIL) || \
|
||||
((FLAG) == SDIO_FLAG_DCRCFAIL) || \
|
||||
((FLAG) == SDIO_FLAG_CTIMEOUT) || \
|
||||
((FLAG) == SDIO_FLAG_DTIMEOUT) || \
|
||||
((FLAG) == SDIO_FLAG_TXUNDERR) || \
|
||||
((FLAG) == SDIO_FLAG_RXOVERR) || \
|
||||
((FLAG) == SDIO_FLAG_CMDREND) || \
|
||||
((FLAG) == SDIO_FLAG_CMDSENT) || \
|
||||
((FLAG) == SDIO_FLAG_DATAEND) || \
|
||||
((FLAG) == SDIO_FLAG_STBITERR) || \
|
||||
((FLAG) == SDIO_FLAG_DBCKEND) || \
|
||||
((FLAG) == SDIO_FLAG_CMDACT) || \
|
||||
((FLAG) == SDIO_FLAG_TXACT) || \
|
||||
((FLAG) == SDIO_FLAG_RXACT) || \
|
||||
((FLAG) == SDIO_FLAG_TXFIFOHE) || \
|
||||
((FLAG) == SDIO_FLAG_RXFIFOHF) || \
|
||||
((FLAG) == SDIO_FLAG_TXFIFOF) || \
|
||||
((FLAG) == SDIO_FLAG_RXFIFOF) || \
|
||||
((FLAG) == SDIO_FLAG_TXFIFOE) || \
|
||||
((FLAG) == SDIO_FLAG_RXFIFOE) || \
|
||||
((FLAG) == SDIO_FLAG_TXDAVL) || \
|
||||
((FLAG) == SDIO_FLAG_RXDAVL) || \
|
||||
((FLAG) == SDIO_FLAG_SDIOIT) || \
|
||||
((FLAG) == SDIO_FLAG_CEATAEND))
|
||||
|
||||
#define IS_SDIO_CLEAR_FLAG(FLAG) ((((FLAG) & (uint32_t)0xFF3FF800) == 0x00) && ((FLAG) != (uint32_t)0x00))
|
||||
|
||||
#define IS_SDIO_GET_IT(IT) (((IT) == SDIO_IT_CCRCFAIL) || \
|
||||
((IT) == SDIO_IT_DCRCFAIL) || \
|
||||
((IT) == SDIO_IT_CTIMEOUT) || \
|
||||
((IT) == SDIO_IT_DTIMEOUT) || \
|
||||
((IT) == SDIO_IT_TXUNDERR) || \
|
||||
((IT) == SDIO_IT_RXOVERR) || \
|
||||
((IT) == SDIO_IT_CMDREND) || \
|
||||
((IT) == SDIO_IT_CMDSENT) || \
|
||||
((IT) == SDIO_IT_DATAEND) || \
|
||||
((IT) == SDIO_IT_STBITERR) || \
|
||||
((IT) == SDIO_IT_DBCKEND) || \
|
||||
((IT) == SDIO_IT_CMDACT) || \
|
||||
((IT) == SDIO_IT_TXACT) || \
|
||||
((IT) == SDIO_IT_RXACT) || \
|
||||
((IT) == SDIO_IT_TXFIFOHE) || \
|
||||
((IT) == SDIO_IT_RXFIFOHF) || \
|
||||
((IT) == SDIO_IT_TXFIFOF) || \
|
||||
((IT) == SDIO_IT_RXFIFOF) || \
|
||||
((IT) == SDIO_IT_TXFIFOE) || \
|
||||
((IT) == SDIO_IT_RXFIFOE) || \
|
||||
((IT) == SDIO_IT_TXDAVL) || \
|
||||
((IT) == SDIO_IT_RXDAVL) || \
|
||||
((IT) == SDIO_IT_SDIOIT) || \
|
||||
((IT) == SDIO_IT_CEATAEND))
|
||||
|
||||
#define IS_SDIO_CLEAR_IT(IT) ((((IT) & (uint32_t)0xFF3FF800) == 0x00) && ((IT) != (uint32_t)0x00))
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Read_Wait_Mode
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SDIO_ReadWaitMode_CLK ((uint32_t)0x00000000)
|
||||
#define SDIO_ReadWaitMode_DATA2 ((uint32_t)0x00000001)
|
||||
#define IS_SDIO_READWAIT_MODE(MODE) (((MODE) == SDIO_ReadWaitMode_CLK) || \
|
||||
((MODE) == SDIO_ReadWaitMode_DATA2))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Exported_Macros
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SDIO_Exported_Functions
|
||||
* @{
|
||||
*/
|
||||
|
||||
void SDIO_DeInit(void);
|
||||
void SDIO_Init(SDIO_InitTypeDef* SDIO_InitStruct);
|
||||
void SDIO_StructInit(SDIO_InitTypeDef* SDIO_InitStruct);
|
||||
void SDIO_ClockCmd(FunctionalState NewState);
|
||||
void SDIO_SetPowerState(uint32_t SDIO_PowerState);
|
||||
uint32_t SDIO_GetPowerState(void);
|
||||
void SDIO_ITConfig(uint32_t SDIO_IT, FunctionalState NewState);
|
||||
void SDIO_DMACmd(FunctionalState NewState);
|
||||
void SDIO_SendCommand(SDIO_CmdInitTypeDef *SDIO_CmdInitStruct);
|
||||
void SDIO_CmdStructInit(SDIO_CmdInitTypeDef* SDIO_CmdInitStruct);
|
||||
uint8_t SDIO_GetCommandResponse(void);
|
||||
uint32_t SDIO_GetResponse(uint32_t SDIO_RESP);
|
||||
void SDIO_DataConfig(SDIO_DataInitTypeDef* SDIO_DataInitStruct);
|
||||
void SDIO_DataStructInit(SDIO_DataInitTypeDef* SDIO_DataInitStruct);
|
||||
uint32_t SDIO_GetDataCounter(void);
|
||||
uint32_t SDIO_ReadData(void);
|
||||
void SDIO_WriteData(uint32_t Data);
|
||||
uint32_t SDIO_GetFIFOCount(void);
|
||||
void SDIO_StartSDIOReadWait(FunctionalState NewState);
|
||||
void SDIO_StopSDIOReadWait(FunctionalState NewState);
|
||||
void SDIO_SetSDIOReadWaitMode(uint32_t SDIO_ReadWaitMode);
|
||||
void SDIO_SetSDIOOperation(FunctionalState NewState);
|
||||
void SDIO_SendSDIOSuspendCmd(FunctionalState NewState);
|
||||
void SDIO_CommandCompletionCmd(FunctionalState NewState);
|
||||
void SDIO_CEATAITCmd(FunctionalState NewState);
|
||||
void SDIO_SendCEATACmd(FunctionalState NewState);
|
||||
FlagStatus SDIO_GetFlagStatus(uint32_t SDIO_FLAG);
|
||||
void SDIO_ClearFlag(uint32_t SDIO_FLAG);
|
||||
ITStatus SDIO_GetITStatus(uint32_t SDIO_IT);
|
||||
void SDIO_ClearITPendingBit(uint32_t SDIO_IT);
|
||||
|
||||
#endif /* __STM32F10x_SDIO_H */
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/******************* (C) COPYRIGHT 2009 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,452 @@
|
|||
/**
|
||||
******************************************************************************
|
||||
* @file stm32f10x_spi.h
|
||||
* @author MCD Application Team
|
||||
* @version V3.0.0
|
||||
* @date 04/06/2009
|
||||
* @brief This file contains all the functions prototypes for the SPI firmware
|
||||
* library.
|
||||
******************************************************************************
|
||||
* @copy
|
||||
*
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
|
||||
* TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
|
||||
* DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
|
||||
* FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
|
||||
* CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*
|
||||
* <h2><center>© COPYRIGHT 2009 STMicroelectronics</center></h2>
|
||||
*/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_SPI_H
|
||||
#define __STM32F10x_SPI_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
//#include "stm32f10x.h"
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
#define uint16_t unsigned short
|
||||
#define uint8_t unsigned char
|
||||
#define uint32_t unsigned long
|
||||
|
||||
#define RCC_APB1Periph_SPI3 ((uint32_t)0x00008000)
|
||||
#define SPI3_BASE (APB1PERIPH_BASE + 0x3C00)
|
||||
#define SPI3 ((SPI_TypeDef *) SPI3_BASE)
|
||||
#define GPIO_Remap_SPI3 ( 1UL << 28UL )
|
||||
/** @addtogroup StdPeriph_Driver
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @addtogroup SPI
|
||||
* @{
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_Exported_Types
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @brief SPI Init structure definition
|
||||
*/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint16_t SPI_Direction;
|
||||
uint16_t SPI_Mode;
|
||||
uint16_t SPI_DataSize;
|
||||
uint16_t SPI_CPOL;
|
||||
uint16_t SPI_CPHA;
|
||||
uint16_t SPI_NSS;
|
||||
uint16_t SPI_BaudRatePrescaler;
|
||||
uint16_t SPI_FirstBit;
|
||||
uint16_t SPI_CRCPolynomial;
|
||||
}SPI_InitTypeDef;
|
||||
|
||||
/**
|
||||
* @brief I2S Init structure definition
|
||||
*/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
uint16_t I2S_Mode;
|
||||
uint16_t I2S_Standard;
|
||||
uint16_t I2S_DataFormat;
|
||||
uint16_t I2S_MCLKOutput;
|
||||
uint16_t I2S_AudioFreq;
|
||||
uint16_t I2S_CPOL;
|
||||
}I2S_InitTypeDef;
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_Exported_Constants
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_SPI_ALL_PERIPH(PERIPH) (((*(uint32_t*)&(PERIPH)) == SPI1_BASE) || \
|
||||
((*(uint32_t*)&(PERIPH)) == SPI2_BASE) || \
|
||||
((*(uint32_t*)&(PERIPH)) == SPI3_BASE))
|
||||
#define IS_SPI_23_PERIPH(PERIPH) (((*(uint32_t*)&(PERIPH)) == SPI2_BASE) || \
|
||||
((*(uint32_t*)&(PERIPH)) == SPI3_BASE))
|
||||
|
||||
/** @defgroup SPI_data_direction_mode
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_Direction_2Lines_FullDuplex ((uint16_t)0x0000)
|
||||
#define SPI_Direction_2Lines_RxOnly ((uint16_t)0x0400)
|
||||
#define SPI_Direction_1Line_Rx ((uint16_t)0x8000)
|
||||
#define SPI_Direction_1Line_Tx ((uint16_t)0xC000)
|
||||
#define IS_SPI_DIRECTION_MODE(MODE) (((MODE) == SPI_Direction_2Lines_FullDuplex) || \
|
||||
((MODE) == SPI_Direction_2Lines_RxOnly) || \
|
||||
((MODE) == SPI_Direction_1Line_Rx) || \
|
||||
((MODE) == SPI_Direction_1Line_Tx))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_master_slave_mode
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_Mode_Master ((uint16_t)0x0104)
|
||||
#define SPI_Mode_Slave ((uint16_t)0x0000)
|
||||
#define IS_SPI_MODE(MODE) (((MODE) == SPI_Mode_Master) || \
|
||||
((MODE) == SPI_Mode_Slave))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_data_size
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_DataSize_16b ((uint16_t)0x0800)
|
||||
#define SPI_DataSize_8b ((uint16_t)0x0000)
|
||||
#define IS_SPI_DATASIZE(DATASIZE) (((DATASIZE) == SPI_DataSize_16b) || \
|
||||
((DATASIZE) == SPI_DataSize_8b))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_Clock_Polarity
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_CPOL_Low ((uint16_t)0x0000)
|
||||
#define SPI_CPOL_High ((uint16_t)0x0002)
|
||||
#define IS_SPI_CPOL(CPOL) (((CPOL) == SPI_CPOL_Low) || \
|
||||
((CPOL) == SPI_CPOL_High))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_Clock_Phase
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_CPHA_1Edge ((uint16_t)0x0000)
|
||||
#define SPI_CPHA_2Edge ((uint16_t)0x0001)
|
||||
#define IS_SPI_CPHA(CPHA) (((CPHA) == SPI_CPHA_1Edge) || \
|
||||
((CPHA) == SPI_CPHA_2Edge))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_Slave_Select_management
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_NSS_Soft ((uint16_t)0x0200)
|
||||
#define SPI_NSS_Hard ((uint16_t)0x0000)
|
||||
#define IS_SPI_NSS(NSS) (((NSS) == SPI_NSS_Soft) || \
|
||||
((NSS) == SPI_NSS_Hard))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_BaudRate_Prescaler_
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_BaudRatePrescaler_2 ((uint16_t)0x0000)
|
||||
#define SPI_BaudRatePrescaler_4 ((uint16_t)0x0008)
|
||||
#define SPI_BaudRatePrescaler_8 ((uint16_t)0x0010)
|
||||
#define SPI_BaudRatePrescaler_16 ((uint16_t)0x0018)
|
||||
#define SPI_BaudRatePrescaler_32 ((uint16_t)0x0020)
|
||||
#define SPI_BaudRatePrescaler_64 ((uint16_t)0x0028)
|
||||
#define SPI_BaudRatePrescaler_128 ((uint16_t)0x0030)
|
||||
#define SPI_BaudRatePrescaler_256 ((uint16_t)0x0038)
|
||||
#define IS_SPI_BAUDRATE_PRESCALER(PRESCALER) (((PRESCALER) == SPI_BaudRatePrescaler_2) || \
|
||||
((PRESCALER) == SPI_BaudRatePrescaler_4) || \
|
||||
((PRESCALER) == SPI_BaudRatePrescaler_8) || \
|
||||
((PRESCALER) == SPI_BaudRatePrescaler_16) || \
|
||||
((PRESCALER) == SPI_BaudRatePrescaler_32) || \
|
||||
((PRESCALER) == SPI_BaudRatePrescaler_64) || \
|
||||
((PRESCALER) == SPI_BaudRatePrescaler_128) || \
|
||||
((PRESCALER) == SPI_BaudRatePrescaler_256))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_MSB_LSB_transmission
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_FirstBit_MSB ((uint16_t)0x0000)
|
||||
#define SPI_FirstBit_LSB ((uint16_t)0x0080)
|
||||
#define IS_SPI_FIRST_BIT(BIT) (((BIT) == SPI_FirstBit_MSB) || \
|
||||
((BIT) == SPI_FirstBit_LSB))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup I2S_Mode
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define I2S_Mode_SlaveTx ((uint16_t)0x0000)
|
||||
#define I2S_Mode_SlaveRx ((uint16_t)0x0100)
|
||||
#define I2S_Mode_MasterTx ((uint16_t)0x0200)
|
||||
#define I2S_Mode_MasterRx ((uint16_t)0x0300)
|
||||
#define IS_I2S_MODE(MODE) (((MODE) == I2S_Mode_SlaveTx) || \
|
||||
((MODE) == I2S_Mode_SlaveRx) || \
|
||||
((MODE) == I2S_Mode_MasterTx) || \
|
||||
((MODE) == I2S_Mode_MasterRx) )
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup I2S_Standard
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define I2S_Standard_Phillips ((uint16_t)0x0000)
|
||||
#define I2S_Standard_MSB ((uint16_t)0x0010)
|
||||
#define I2S_Standard_LSB ((uint16_t)0x0020)
|
||||
#define I2S_Standard_PCMShort ((uint16_t)0x0030)
|
||||
#define I2S_Standard_PCMLong ((uint16_t)0x00B0)
|
||||
#define IS_I2S_STANDARD(STANDARD) (((STANDARD) == I2S_Standard_Phillips) || \
|
||||
((STANDARD) == I2S_Standard_MSB) || \
|
||||
((STANDARD) == I2S_Standard_LSB) || \
|
||||
((STANDARD) == I2S_Standard_PCMShort) || \
|
||||
((STANDARD) == I2S_Standard_PCMLong))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup I2S_Data_Format
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define I2S_DataFormat_16b ((uint16_t)0x0000)
|
||||
#define I2S_DataFormat_16bextended ((uint16_t)0x0001)
|
||||
#define I2S_DataFormat_24b ((uint16_t)0x0003)
|
||||
#define I2S_DataFormat_32b ((uint16_t)0x0005)
|
||||
#define IS_I2S_DATA_FORMAT(FORMAT) (((FORMAT) == I2S_DataFormat_16b) || \
|
||||
((FORMAT) == I2S_DataFormat_16bextended) || \
|
||||
((FORMAT) == I2S_DataFormat_24b) || \
|
||||
((FORMAT) == I2S_DataFormat_32b))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup I2S_MCLK_Output
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define I2S_MCLKOutput_Enable ((uint16_t)0x0200)
|
||||
#define I2S_MCLKOutput_Disable ((uint16_t)0x0000)
|
||||
#define IS_I2S_MCLK_OUTPUT(OUTPUT) (((OUTPUT) == I2S_MCLKOutput_Enable) || \
|
||||
((OUTPUT) == I2S_MCLKOutput_Disable))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup I2S_Audio_Frequency
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define I2S_AudioFreq_48k ((uint16_t)48000)
|
||||
#define I2S_AudioFreq_44k ((uint16_t)44100)
|
||||
#define I2S_AudioFreq_22k ((uint16_t)22050)
|
||||
#define I2S_AudioFreq_16k ((uint16_t)16000)
|
||||
#define I2S_AudioFreq_8k ((uint16_t)8000)
|
||||
#define I2S_AudioFreq_Default ((uint16_t)2)
|
||||
#define IS_I2S_AUDIO_FREQ(FREQ) (((FREQ) == I2S_AudioFreq_48k) || \
|
||||
((FREQ) == I2S_AudioFreq_44k) || \
|
||||
((FREQ) == I2S_AudioFreq_22k) || \
|
||||
((FREQ) == I2S_AudioFreq_16k) || \
|
||||
((FREQ) == I2S_AudioFreq_8k) || \
|
||||
((FREQ) == I2S_AudioFreq_Default))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup I2S_Clock_Polarity
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define I2S_CPOL_Low ((uint16_t)0x0000)
|
||||
#define I2S_CPOL_High ((uint16_t)0x0008)
|
||||
#define IS_I2S_CPOL(CPOL) (((CPOL) == I2S_CPOL_Low) || \
|
||||
((CPOL) == I2S_CPOL_High))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_I2S_DMA_transfer_requests
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_I2S_DMAReq_Tx ((uint16_t)0x0002)
|
||||
#define SPI_I2S_DMAReq_Rx ((uint16_t)0x0001)
|
||||
#define IS_SPI_I2S_DMAREQ(DMAREQ) ((((DMAREQ) & (uint16_t)0xFFFC) == 0x00) && ((DMAREQ) != 0x00))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_NSS_internal_software_mangement
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_NSSInternalSoft_Set ((uint16_t)0x0100)
|
||||
#define SPI_NSSInternalSoft_Reset ((uint16_t)0xFEFF)
|
||||
#define IS_SPI_NSS_INTERNAL(INTERNAL) (((INTERNAL) == SPI_NSSInternalSoft_Set) || \
|
||||
((INTERNAL) == SPI_NSSInternalSoft_Reset))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_CRC_Transmit_Receive
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_CRC_Tx ((uint8_t)0x00)
|
||||
#define SPI_CRC_Rx ((uint8_t)0x01)
|
||||
#define IS_SPI_CRC(CRC) (((CRC) == SPI_CRC_Tx) || ((CRC) == SPI_CRC_Rx))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_direction_transmit_receive
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_Direction_Rx ((uint16_t)0xBFFF)
|
||||
#define SPI_Direction_Tx ((uint16_t)0x4000)
|
||||
#define IS_SPI_DIRECTION(DIRECTION) (((DIRECTION) == SPI_Direction_Rx) || \
|
||||
((DIRECTION) == SPI_Direction_Tx))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_I2S_interrupts_definition
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_I2S_IT_TXE ((uint8_t)0x71)
|
||||
#define SPI_I2S_IT_RXNE ((uint8_t)0x60)
|
||||
#define SPI_I2S_IT_ERR ((uint8_t)0x50)
|
||||
#define IS_SPI_I2S_CONFIG_IT(IT) (((IT) == SPI_I2S_IT_TXE) || \
|
||||
((IT) == SPI_I2S_IT_RXNE) || \
|
||||
((IT) == SPI_I2S_IT_ERR))
|
||||
#define SPI_I2S_IT_OVR ((uint8_t)0x56)
|
||||
#define SPI_IT_MODF ((uint8_t)0x55)
|
||||
#define SPI_IT_CRCERR ((uint8_t)0x54)
|
||||
#define I2S_IT_UDR ((uint8_t)0x53)
|
||||
#define IS_SPI_I2S_CLEAR_IT(IT) (((IT) == SPI_IT_CRCERR))
|
||||
#define IS_SPI_I2S_GET_IT(IT) (((IT) == SPI_I2S_IT_RXNE) || ((IT) == SPI_I2S_IT_TXE) || \
|
||||
((IT) == I2S_IT_UDR) || ((IT) == SPI_IT_CRCERR) || \
|
||||
((IT) == SPI_IT_MODF) || ((IT) == SPI_I2S_IT_OVR))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_I2S_flags_definition
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define SPI_I2S_FLAG_RXNE ((uint16_t)0x0001)
|
||||
#define SPI_I2S_FLAG_TXE ((uint16_t)0x0002)
|
||||
#define I2S_FLAG_CHSIDE ((uint16_t)0x0004)
|
||||
#define I2S_FLAG_UDR ((uint16_t)0x0008)
|
||||
#define SPI_FLAG_CRCERR ((uint16_t)0x0010)
|
||||
#define SPI_FLAG_MODF ((uint16_t)0x0020)
|
||||
#define SPI_I2S_FLAG_OVR ((uint16_t)0x0040)
|
||||
#define SPI_I2S_FLAG_BSY ((uint16_t)0x0080)
|
||||
#define IS_SPI_I2S_CLEAR_FLAG(FLAG) (((FLAG) == SPI_FLAG_CRCERR))
|
||||
#define IS_SPI_I2S_GET_FLAG(FLAG) (((FLAG) == SPI_I2S_FLAG_BSY) || ((FLAG) == SPI_I2S_FLAG_OVR) || \
|
||||
((FLAG) == SPI_FLAG_MODF) || ((FLAG) == SPI_FLAG_CRCERR) || \
|
||||
((FLAG) == I2S_FLAG_UDR) || ((FLAG) == I2S_FLAG_CHSIDE) || \
|
||||
((FLAG) == SPI_I2S_FLAG_TXE) || ((FLAG) == SPI_I2S_FLAG_RXNE))
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_CRC_polynomial
|
||||
* @{
|
||||
*/
|
||||
|
||||
#define IS_SPI_CRC_POLYNOMIAL(POLYNOMIAL) ((POLYNOMIAL) >= 0x1)
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_Exported_Macros
|
||||
* @{
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/** @defgroup SPI_Exported_Functions
|
||||
* @{
|
||||
*/
|
||||
|
||||
void SPI_I2S_DeInit(SPI_TypeDef* SPIx);
|
||||
void SPI_Init(SPI_TypeDef* SPIx, SPI_InitTypeDef* SPI_InitStruct);
|
||||
void I2S_Init(SPI_TypeDef* SPIx, I2S_InitTypeDef* I2S_InitStruct);
|
||||
void SPI_StructInit(SPI_InitTypeDef* SPI_InitStruct);
|
||||
void I2S_StructInit(I2S_InitTypeDef* I2S_InitStruct);
|
||||
void SPI_Cmd(SPI_TypeDef* SPIx, FunctionalState NewState);
|
||||
void I2S_Cmd(SPI_TypeDef* SPIx, FunctionalState NewState);
|
||||
void SPI_I2S_ITConfig(SPI_TypeDef* SPIx, uint8_t SPI_I2S_IT, FunctionalState NewState);
|
||||
void SPI_I2S_DMACmd(SPI_TypeDef* SPIx, uint16_t SPI_I2S_DMAReq, FunctionalState NewState);
|
||||
void SPI_I2S_SendData(SPI_TypeDef* SPIx, uint16_t Data);
|
||||
uint16_t SPI_I2S_ReceiveData(SPI_TypeDef* SPIx);
|
||||
void SPI_NSSInternalSoftwareConfig(SPI_TypeDef* SPIx, uint16_t SPI_NSSInternalSoft);
|
||||
void SPI_SSOutputCmd(SPI_TypeDef* SPIx, FunctionalState NewState);
|
||||
void SPI_DataSizeConfig(SPI_TypeDef* SPIx, uint16_t SPI_DataSize);
|
||||
void SPI_TransmitCRC(SPI_TypeDef* SPIx);
|
||||
void SPI_CalculateCRC(SPI_TypeDef* SPIx, FunctionalState NewState);
|
||||
uint16_t SPI_GetCRC(SPI_TypeDef* SPIx, uint8_t SPI_CRC);
|
||||
uint16_t SPI_GetCRCPolynomial(SPI_TypeDef* SPIx);
|
||||
void SPI_BiDirectionalLineConfig(SPI_TypeDef* SPIx, uint16_t SPI_Direction);
|
||||
FlagStatus SPI_I2S_GetFlagStatus(SPI_TypeDef* SPIx, uint16_t SPI_I2S_FLAG);
|
||||
void SPI_I2S_ClearFlag(SPI_TypeDef* SPIx, uint16_t SPI_I2S_FLAG);
|
||||
ITStatus SPI_I2S_GetITStatus(SPI_TypeDef* SPIx, uint8_t SPI_I2S_IT);
|
||||
void SPI_I2S_ClearITPendingBit(SPI_TypeDef* SPIx, uint8_t SPI_I2S_IT);
|
||||
|
||||
#endif /*__STM32F10x_SPI_H */
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/**
|
||||
* @}
|
||||
*/
|
||||
|
||||
/******************* (C) COPYRIGHT 2009 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,68 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_systick.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* SysTick firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_SYSTICK_H
|
||||
#define __STM32F10x_SYSTICK_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* SysTick clock source */
|
||||
#define SysTick_CLKSource_HCLK_Div8 ((u32)0xFFFFFFFB)
|
||||
#define SysTick_CLKSource_HCLK ((u32)0x00000004)
|
||||
|
||||
#define IS_SYSTICK_CLK_SOURCE(SOURCE) ((SOURCE == SysTick_CLKSource_HCLK) || \
|
||||
(SOURCE == SysTick_CLKSource_HCLK_Div8))
|
||||
|
||||
/* SysTick counter state */
|
||||
#define SysTick_Counter_Disable ((u32)0xFFFFFFFE)
|
||||
#define SysTick_Counter_Enable ((u32)0x00000001)
|
||||
#define SysTick_Counter_Clear ((u32)0x00000000)
|
||||
|
||||
#define IS_SYSTICK_COUNTER(COUNTER) ((COUNTER == SysTick_Counter_Disable) || \
|
||||
(COUNTER == SysTick_Counter_Enable) || \
|
||||
(COUNTER == SysTick_Counter_Clear))
|
||||
|
||||
/* SysTick Flag */
|
||||
#define SysTick_FLAG_COUNT ((u8)0x30)
|
||||
#define SysTick_FLAG_SKEW ((u8)0x5E)
|
||||
#define SysTick_FLAG_NOREF ((u8)0x5F)
|
||||
|
||||
#define IS_SYSTICK_FLAG(FLAG) ((FLAG == SysTick_FLAG_COUNT) || \
|
||||
(FLAG == SysTick_FLAG_SKEW) || \
|
||||
(FLAG == SysTick_FLAG_NOREF))
|
||||
|
||||
#define IS_SYSTICK_RELOAD(RELOAD) ((RELOAD > 0) || (RELOAD <= 0xFFFFFF))
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void SysTick_CLKSourceConfig(u32 SysTick_CLKSource);
|
||||
void SysTick_SetReload(u32 Reload);
|
||||
void SysTick_CounterCmd(u32 SysTick_Counter);
|
||||
void SysTick_ITConfig(FunctionalState NewState);
|
||||
u32 SysTick_GetCounter(void);
|
||||
FlagStatus SysTick_GetFlagStatus(u8 SysTick_FLAG);
|
||||
|
||||
#endif /* __STM32F10x_SYSTICK_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,513 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_tim.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* TIM firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_TIM_H
|
||||
#define __STM32F10x_TIM_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
|
||||
/* TIM Base Init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u16 TIM_Period; /* Period value */
|
||||
u16 TIM_Prescaler; /* Prescaler value */
|
||||
u16 TIM_ClockDivision; /* Timer clock division */
|
||||
u16 TIM_CounterMode; /* Timer Counter mode */
|
||||
} TIM_TimeBaseInitTypeDef;
|
||||
|
||||
/* TIM Output Compare Init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u16 TIM_OCMode; /* Timer Output Compare Mode */
|
||||
u16 TIM_Channel; /* Timer Channel */
|
||||
u16 TIM_Pulse; /* PWM or OC Channel pulse length */
|
||||
u16 TIM_OCPolarity; /* PWM, OCM or OPM Channel polarity */
|
||||
} TIM_OCInitTypeDef;
|
||||
|
||||
/* TIM Input Capture Init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u16 TIM_ICMode; /* Timer Input Capture Mode */
|
||||
u16 TIM_Channel; /* Timer Channel */
|
||||
u16 TIM_ICPolarity; /* Input Capture polarity */
|
||||
u16 TIM_ICSelection; /* Input Capture selection */
|
||||
u16 TIM_ICPrescaler; /* Input Capture prescaler */
|
||||
u8 TIM_ICFilter; /* Input Capture filter */
|
||||
} TIM_ICInitTypeDef;
|
||||
|
||||
/* Exported constants -------------------------------------------------------*/
|
||||
/* TIM Ouput Compare modes --------------------------------------------------*/
|
||||
#define TIM_OCMode_Timing ((u16)0x0000)
|
||||
#define TIM_OCMode_Active ((u16)0x0010)
|
||||
#define TIM_OCMode_Inactive ((u16)0x0020)
|
||||
#define TIM_OCMode_Toggle ((u16)0x0030)
|
||||
#define TIM_OCMode_PWM1 ((u16)0x0060)
|
||||
#define TIM_OCMode_PWM2 ((u16)0x0070)
|
||||
|
||||
#define IS_TIM_OC_MODE(MODE) ((MODE == TIM_OCMode_Timing) || \
|
||||
(MODE == TIM_OCMode_Active) || \
|
||||
(MODE == TIM_OCMode_Inactive) || \
|
||||
(MODE == TIM_OCMode_Toggle)|| \
|
||||
(MODE == TIM_OCMode_PWM1) || \
|
||||
(MODE == TIM_OCMode_PWM2))
|
||||
|
||||
/* TIM Input Capture modes --------------------------------------------------*/
|
||||
#define TIM_ICMode_ICAP ((u16)0x0007)
|
||||
#define TIM_ICMode_PWMI ((u16)0x0006)
|
||||
|
||||
#define IS_TIM_IC_MODE(MODE) ((MODE == TIM_ICMode_ICAP) || \
|
||||
(MODE == TIM_ICMode_PWMI))
|
||||
|
||||
/* TIM One Pulse Mode -------------------------------------------------------*/
|
||||
#define TIM_OPMode_Single ((u16)0x0008)
|
||||
#define TIM_OPMode_Repetitive ((u16)0x0000)
|
||||
|
||||
#define IS_TIM_OPM_MODE(MODE) ((MODE == TIM_OPMode_Single) || \
|
||||
(MODE == TIM_OPMode_Repetitive))
|
||||
|
||||
/* TIM Channel --------------------------------------------------------------*/
|
||||
#define TIM_Channel_1 ((u16)0x0000)
|
||||
#define TIM_Channel_2 ((u16)0x0001)
|
||||
#define TIM_Channel_3 ((u16)0x0002)
|
||||
#define TIM_Channel_4 ((u16)0x0003)
|
||||
|
||||
#define IS_TIM_CHANNEL(CHANNEL) ((CHANNEL == TIM_Channel_1) || \
|
||||
(CHANNEL == TIM_Channel_2) || \
|
||||
(CHANNEL == TIM_Channel_3) || \
|
||||
(CHANNEL == TIM_Channel_4))
|
||||
|
||||
/* TIM Clock Division CKD ---------------------------------------------------*/
|
||||
#define TIM_CKD_DIV1 ((u16)0x0000)
|
||||
#define TIM_CKD_DIV2 ((u16)0x0100)
|
||||
#define TIM_CKD_DIV4 ((u16)0x0200)
|
||||
|
||||
#define IS_TIM_CKD_DIV(DIV) ((DIV == TIM_CKD_DIV1) || \
|
||||
(DIV == TIM_CKD_DIV2) || \
|
||||
(DIV == TIM_CKD_DIV4))
|
||||
|
||||
/* TIM Counter Mode ---------------------------------------------------------*/
|
||||
#define TIM_CounterMode_Up ((u16)0x0000)
|
||||
#define TIM_CounterMode_Down ((u16)0x0010)
|
||||
#define TIM_CounterMode_CenterAligned1 ((u16)0x0020)
|
||||
#define TIM_CounterMode_CenterAligned2 ((u16)0x0040)
|
||||
#define TIM_CounterMode_CenterAligned3 ((u16)0x0060)
|
||||
|
||||
#define IS_TIM_COUNTER_MODE(MODE) ((MODE == TIM_CounterMode_Up) || \
|
||||
(MODE == TIM_CounterMode_Down) || \
|
||||
(MODE == TIM_CounterMode_CenterAligned1) || \
|
||||
(MODE == TIM_CounterMode_CenterAligned2) || \
|
||||
(MODE == TIM_CounterMode_CenterAligned3))
|
||||
|
||||
/* TIM Output Compare Polarity ----------------------------------------------*/
|
||||
#define TIM_OCPolarity_High ((u16)0x0000)
|
||||
#define TIM_OCPolarity_Low ((u16)0x0002)
|
||||
|
||||
#define IS_TIM_OC_POLARITY(POLARITY) ((POLARITY == TIM_OCPolarity_High) || \
|
||||
(POLARITY == TIM_OCPolarity_Low))
|
||||
|
||||
/* TIM Input Capture Polarity -----------------------------------------------*/
|
||||
#define TIM_ICPolarity_Rising ((u16)0x0000)
|
||||
#define TIM_ICPolarity_Falling ((u16)0x0002)
|
||||
|
||||
#define IS_TIM_IC_POLARITY(POLARITY) ((POLARITY == TIM_ICPolarity_Rising) || \
|
||||
(POLARITY == TIM_ICPolarity_Falling))
|
||||
|
||||
/* TIM Input Capture Channel Selection -------------------------------------*/
|
||||
#define TIM_ICSelection_DirectTI ((u16)0x0001)
|
||||
#define TIM_ICSelection_IndirectTI ((u16)0x0002)
|
||||
#define TIM_ICSelection_TRGI ((u16)0x0003)
|
||||
|
||||
#define IS_TIM_IC_SELECTION(SELECTION) ((SELECTION == TIM_ICSelection_DirectTI) || \
|
||||
(SELECTION == TIM_ICSelection_IndirectTI) || \
|
||||
(SELECTION == TIM_ICSelection_TRGI))
|
||||
|
||||
/* TIM Input Capture Prescaler ----------------------------------------------*/
|
||||
#define TIM_ICPSC_DIV1 ((u16)0x0000)
|
||||
#define TIM_ICPSC_DIV2 ((u16)0x0004)
|
||||
#define TIM_ICPSC_DIV4 ((u16)0x0008)
|
||||
#define TIM_ICPSC_DIV8 ((u16)0x000C)
|
||||
|
||||
#define IS_TIM_IC_PRESCALER(PRESCALER) ((PRESCALER == TIM_ICPSC_DIV1) || \
|
||||
(PRESCALER == TIM_ICPSC_DIV2) || \
|
||||
(PRESCALER == TIM_ICPSC_DIV4) || \
|
||||
(PRESCALER == TIM_ICPSC_DIV8))
|
||||
|
||||
/* TIM Input Capture Filer Value ---------------------------------------------*/
|
||||
#define IS_TIM_IC_FILTER(ICFILTER) (ICFILTER <= 0xF)
|
||||
|
||||
/* TIM interrupt sources ----------------------------------------------------*/
|
||||
#define TIM_IT_Update ((u16)0x0001)
|
||||
#define TIM_IT_CC1 ((u16)0x0002)
|
||||
#define TIM_IT_CC2 ((u16)0x0004)
|
||||
#define TIM_IT_CC3 ((u16)0x0008)
|
||||
#define TIM_IT_CC4 ((u16)0x0010)
|
||||
#define TIM_IT_Trigger ((u16)0x0040)
|
||||
|
||||
#define IS_TIM_IT(IT) (((IT & (u16)0xFFA0) == 0x0000) && (IT != 0x0000))
|
||||
|
||||
#define IS_TIM_GET_IT(IT) ((IT == TIM_IT_Update) || \
|
||||
(IT == TIM_IT_CC1) || \
|
||||
(IT == TIM_IT_CC2) || \
|
||||
(IT == TIM_IT_CC3) || \
|
||||
(IT == TIM_IT_CC4) || \
|
||||
(IT == TIM_IT_Trigger))
|
||||
|
||||
/* TIM DMA Base address -----------------------------------------------------*/
|
||||
#define TIM_DMABase_CR1 ((u16)0x0000)
|
||||
#define TIM_DMABase_CR2 ((u16)0x0001)
|
||||
#define TIM_DMABase_SMCR ((u16)0x0002)
|
||||
#define TIM_DMABase_DIER ((u16)0x0003)
|
||||
#define TIM_DMABase_SR ((u16)0x0004)
|
||||
#define TIM_DMABase_EGR ((u16)0x0005)
|
||||
#define TIM_DMABase_CCMR1 ((u16)0x0006)
|
||||
#define TIM_DMABase_CCMR2 ((u16)0x0007)
|
||||
#define TIM_DMABase_CCER ((u16)0x0008)
|
||||
#define TIM_DMABase_CNT ((u16)0x0009)
|
||||
#define TIM_DMABase_PSC ((u16)0x000A)
|
||||
#define TIM_DMABase_ARR ((u16)0x000B)
|
||||
#define TIM_DMABase_CCR1 ((u16)0x000D)
|
||||
#define TIM_DMABase_CCR2 ((u16)0x000E)
|
||||
#define TIM_DMABase_CCR3 ((u16)0x000F)
|
||||
#define TIM_DMABase_CCR4 ((u16)0x0010)
|
||||
#define TIM_DMABase_DCR ((u16)0x0012)
|
||||
|
||||
#define IS_TIM_DMA_BASE(BASE) ((BASE == TIM_DMABase_CR1) || \
|
||||
(BASE == TIM_DMABase_CR2) || \
|
||||
(BASE == TIM_DMABase_SMCR) || \
|
||||
(BASE == TIM_DMABase_DIER) || \
|
||||
(BASE == TIM_DMABase_SR) || \
|
||||
(BASE == TIM_DMABase_EGR) || \
|
||||
(BASE == TIM_DMABase_CCMR1) || \
|
||||
(BASE == TIM_DMABase_CCMR2) || \
|
||||
(BASE == TIM_DMABase_CCER) || \
|
||||
(BASE == TIM_DMABase_CNT) || \
|
||||
(BASE == TIM_DMABase_PSC) || \
|
||||
(BASE == TIM_DMABase_ARR) || \
|
||||
(BASE == TIM_DMABase_CCR1) || \
|
||||
(BASE == TIM_DMABase_CCR2) || \
|
||||
(BASE == TIM_DMABase_CCR3) || \
|
||||
(BASE == TIM_DMABase_CCR4) || \
|
||||
(BASE == TIM_DMABase_DCR))
|
||||
|
||||
/* TIM DMA Burst Length -----------------------------------------------------*/
|
||||
#define TIM_DMABurstLength_1Byte ((u16)0x0000)
|
||||
#define TIM_DMABurstLength_2Bytes ((u16)0x0100)
|
||||
#define TIM_DMABurstLength_3Bytes ((u16)0x0200)
|
||||
#define TIM_DMABurstLength_4Bytes ((u16)0x0300)
|
||||
#define TIM_DMABurstLength_5Bytes ((u16)0x0400)
|
||||
#define TIM_DMABurstLength_6Bytes ((u16)0x0500)
|
||||
#define TIM_DMABurstLength_7Bytes ((u16)0x0600)
|
||||
#define TIM_DMABurstLength_8Bytes ((u16)0x0700)
|
||||
#define TIM_DMABurstLength_9Bytes ((u16)0x0800)
|
||||
#define TIM_DMABurstLength_10Bytes ((u16)0x0900)
|
||||
#define TIM_DMABurstLength_11Bytes ((u16)0x0A00)
|
||||
#define TIM_DMABurstLength_12Bytes ((u16)0x0B00)
|
||||
#define TIM_DMABurstLength_13Bytes ((u16)0x0C00)
|
||||
#define TIM_DMABurstLength_14Bytes ((u16)0x0D00)
|
||||
#define TIM_DMABurstLength_15Bytes ((u16)0x0E00)
|
||||
#define TIM_DMABurstLength_16Bytes ((u16)0x0F00)
|
||||
#define TIM_DMABurstLength_17Bytes ((u16)0x1000)
|
||||
#define TIM_DMABurstLength_18Bytes ((u16)0x1100)
|
||||
|
||||
#define IS_TIM_DMA_LENGTH(LENGTH) ((LENGTH == TIM_DMABurstLength_1Byte) || \
|
||||
(LENGTH == TIM_DMABurstLength_2Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_3Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_4Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_5Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_6Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_7Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_8Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_9Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_10Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_11Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_12Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_13Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_14Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_15Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_16Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_17Bytes) || \
|
||||
(LENGTH == TIM_DMABurstLength_18Bytes))
|
||||
|
||||
/* TIM DMA sources ----------------------------------------------------------*/
|
||||
#define TIM_DMA_Update ((u16)0x0100)
|
||||
#define TIM_DMA_CC1 ((u16)0x0200)
|
||||
#define TIM_DMA_CC2 ((u16)0x0400)
|
||||
#define TIM_DMA_CC3 ((u16)0x0800)
|
||||
#define TIM_DMA_CC4 ((u16)0x1000)
|
||||
#define TIM_DMA_Trigger ((u16)0x4000)
|
||||
|
||||
#define IS_TIM_DMA_SOURCE(SOURCE) (((SOURCE & (u16)0xA0FF) == 0x0000) && (SOURCE != 0x0000))
|
||||
|
||||
/* TIM External Trigger Prescaler -------------------------------------------*/
|
||||
#define TIM_ExtTRGPSC_OFF ((u16)0x0000)
|
||||
#define TIM_ExtTRGPSC_DIV2 ((u16)0x1000)
|
||||
#define TIM_ExtTRGPSC_DIV4 ((u16)0x2000)
|
||||
#define TIM_ExtTRGPSC_DIV8 ((u16)0x3000)
|
||||
|
||||
#define IS_TIM_EXT_PRESCALER(PRESCALER) ((PRESCALER == TIM_ExtTRGPSC_OFF) || \
|
||||
(PRESCALER == TIM_ExtTRGPSC_DIV2) || \
|
||||
(PRESCALER == TIM_ExtTRGPSC_DIV4) || \
|
||||
(PRESCALER == TIM_ExtTRGPSC_DIV8))
|
||||
|
||||
/* TIM Input Trigger Selection ---------------------------------------------*/
|
||||
#define TIM_TS_ITR0 ((u16)0x0000)
|
||||
#define TIM_TS_ITR1 ((u16)0x0010)
|
||||
#define TIM_TS_ITR2 ((u16)0x0020)
|
||||
#define TIM_TS_ITR3 ((u16)0x0030)
|
||||
#define TIM_TS_TI1F_ED ((u16)0x0040)
|
||||
#define TIM_TS_TI1FP1 ((u16)0x0050)
|
||||
#define TIM_TS_TI2FP2 ((u16)0x0060)
|
||||
#define TIM_TS_ETRF ((u16)0x0070)
|
||||
|
||||
#define IS_TIM_TRIGGER_SELECTION(SELECTION) ((SELECTION == TIM_TS_ITR0) || \
|
||||
(SELECTION == TIM_TS_ITR1) || \
|
||||
(SELECTION == TIM_TS_ITR2) || \
|
||||
(SELECTION == TIM_TS_ITR3) || \
|
||||
(SELECTION == TIM_TS_TI1F_ED) || \
|
||||
(SELECTION == TIM_TS_TI1FP1) || \
|
||||
(SELECTION == TIM_TS_TI2FP2) || \
|
||||
(SELECTION == TIM_TS_ETRF))
|
||||
|
||||
#define IS_TIM_INTERNAL_TRIGGER_SELECTION(SELECTION) ((SELECTION == TIM_TS_ITR0) || \
|
||||
(SELECTION == TIM_TS_ITR1) || \
|
||||
(SELECTION == TIM_TS_ITR2) || \
|
||||
(SELECTION == TIM_TS_ITR3))
|
||||
|
||||
#define IS_TIM_TIX_TRIGGER_SELECTION(SELECTION) ((SELECTION == TIM_TS_TI1F_ED) || \
|
||||
(SELECTION == TIM_TS_TI1FP1) || \
|
||||
(SELECTION == TIM_TS_TI2FP2))
|
||||
|
||||
/* TIM External Trigger Polarity --------------------------------------------*/
|
||||
#define TIM_ExtTRGPolarity_Inverted ((u16)0x8000)
|
||||
#define TIM_ExtTRGPolarity_NonInverted ((u16)0x0000)
|
||||
|
||||
#define IS_TIM_EXT_POLARITY(POLARITY) ((POLARITY == TIM_ExtTRGPolarity_Inverted) || \
|
||||
(POLARITY == TIM_ExtTRGPolarity_NonInverted))
|
||||
|
||||
/* TIM Prescaler Reload Mode ------------------------------------------------*/
|
||||
#define TIM_PSCReloadMode_Update ((u16)0x0000)
|
||||
#define TIM_PSCReloadMode_Immediate ((u16)0x0001)
|
||||
|
||||
#define IS_TIM_PRESCALER_RELOAD(RELOAD) ((RELOAD == TIM_PSCReloadMode_Update) || \
|
||||
(RELOAD == TIM_PSCReloadMode_Immediate))
|
||||
|
||||
/* TIM Forced Action --------------------------------------------------------*/
|
||||
#define TIM_ForcedAction_Active ((u16)0x0050)
|
||||
#define TIM_ForcedAction_InActive ((u16)0x0040)
|
||||
|
||||
#define IS_TIM_FORCED_ACTION(ACTION) ((ACTION == TIM_ForcedAction_Active) || \
|
||||
(ACTION == TIM_ForcedAction_InActive))
|
||||
|
||||
/* TIM Encoder Mode ---------------------------------------------------------*/
|
||||
#define TIM_EncoderMode_TI1 ((u16)0x0001)
|
||||
#define TIM_EncoderMode_TI2 ((u16)0x0002)
|
||||
#define TIM_EncoderMode_TI12 ((u16)0x0003)
|
||||
|
||||
#define IS_TIM_ENCODER_MODE(MODE) ((MODE == TIM_EncoderMode_TI1) || \
|
||||
(MODE == TIM_EncoderMode_TI2) || \
|
||||
(MODE == TIM_EncoderMode_TI12))
|
||||
|
||||
/* TIM Event Source ---------------------------------------------------------*/
|
||||
#define TIM_EventSource_Update ((u16)0x0001)
|
||||
#define TIM_EventSource_CC1 ((u16)0x0002)
|
||||
#define TIM_EventSource_CC2 ((u16)0x0004)
|
||||
#define TIM_EventSource_CC3 ((u16)0x0008)
|
||||
#define TIM_EventSource_CC4 ((u16)0x0010)
|
||||
#define TIM_EventSource_Trigger ((u16)0x0040)
|
||||
|
||||
#define IS_TIM_EVENT_SOURCE(SOURCE) (((SOURCE & (u16)0xFFA0) == 0x0000) && (SOURCE != 0x0000))
|
||||
|
||||
|
||||
/* TIM Update Source --------------------------------------------------------*/
|
||||
#define TIM_UpdateSource_Global ((u16)0x0000)
|
||||
#define TIM_UpdateSource_Regular ((u16)0x0001)
|
||||
|
||||
#define IS_TIM_UPDATE_SOURCE(SOURCE) ((SOURCE == TIM_UpdateSource_Global) || \
|
||||
(SOURCE == TIM_UpdateSource_Regular))
|
||||
|
||||
/* TIM Ouput Compare Preload State ------------------------------------------*/
|
||||
#define TIM_OCPreload_Enable ((u16)0x0008)
|
||||
#define TIM_OCPreload_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_TIM_OCPRELOAD_STATE(STATE) ((STATE == TIM_OCPreload_Enable) || \
|
||||
(STATE == TIM_OCPreload_Disable))
|
||||
|
||||
/* TIM Ouput Compare Fast State ---------------------------------------------*/
|
||||
#define TIM_OCFast_Enable ((u16)0x0004)
|
||||
#define TIM_OCFast_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_TIM_OCFAST_STATE(STATE) ((STATE == TIM_OCFast_Enable) || \
|
||||
(STATE == TIM_OCFast_Disable))
|
||||
|
||||
/* TIM Trigger Output Source ------------------------------------------------*/
|
||||
#define TIM_TRGOSource_Reset ((u16)0x0000)
|
||||
#define TIM_TRGOSource_Enable ((u16)0x0010)
|
||||
#define TIM_TRGOSource_Update ((u16)0x0020)
|
||||
#define TIM_TRGOSource_OC1 ((u16)0x0030)
|
||||
#define TIM_TRGOSource_OC1Ref ((u16)0x0040)
|
||||
#define TIM_TRGOSource_OC2Ref ((u16)0x0050)
|
||||
#define TIM_TRGOSource_OC3Ref ((u16)0x0060)
|
||||
#define TIM_TRGOSource_OC4Ref ((u16)0x0070)
|
||||
|
||||
#define IS_TIM_TRGO_SOURCE(SOURCE) ((SOURCE == TIM_TRGOSource_Reset) || \
|
||||
(SOURCE == TIM_TRGOSource_Enable) || \
|
||||
(SOURCE == TIM_TRGOSource_Update) || \
|
||||
(SOURCE == TIM_TRGOSource_OC1) || \
|
||||
(SOURCE == TIM_TRGOSource_OC1Ref) || \
|
||||
(SOURCE == TIM_TRGOSource_OC2Ref) || \
|
||||
(SOURCE == TIM_TRGOSource_OC3Ref) || \
|
||||
(SOURCE == TIM_TRGOSource_OC4Ref))
|
||||
|
||||
/* TIM Slave Mode -----------------------------------------------------------*/
|
||||
#define TIM_SlaveMode_Reset ((u16)0x0004)
|
||||
#define TIM_SlaveMode_Gated ((u16)0x0005)
|
||||
#define TIM_SlaveMode_Trigger ((u16)0x0006)
|
||||
#define TIM_SlaveMode_External1 ((u16)0x0007)
|
||||
|
||||
|
||||
#define IS_TIM_SLAVE_MODE(MODE) ((MODE == TIM_SlaveMode_Reset) || \
|
||||
(MODE == TIM_SlaveMode_Gated) || \
|
||||
(MODE == TIM_SlaveMode_Trigger) || \
|
||||
(MODE == TIM_SlaveMode_External1))
|
||||
|
||||
/* TIM TIx External Clock Source --------------------------------------------*/
|
||||
#define TIM_TIxExternalCLK1Source_TI1 ((u16)0x0050)
|
||||
#define TIM_TIxExternalCLK1Source_TI2 ((u16)0x0060)
|
||||
#define TIM_TIxExternalCLK1Source_TI1ED ((u16)0x0040)
|
||||
|
||||
#define IS_TIM_TIXCLK_SOURCE(SOURCE) ((SOURCE == TIM_TIxExternalCLK1Source_TI1) || \
|
||||
(SOURCE == TIM_TIxExternalCLK1Source_TI2) || \
|
||||
(SOURCE == TIM_TIxExternalCLK1Source_TI1ED))
|
||||
|
||||
|
||||
/* TIM Master Slave Mode ----------------------------------------------------*/
|
||||
#define TIM_MasterSlaveMode_Enable ((u16)0x0080)
|
||||
#define TIM_MasterSlaveMode_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_TIM_MSM_STATE(STATE) ((STATE == TIM_MasterSlaveMode_Enable) || \
|
||||
(STATE == TIM_MasterSlaveMode_Disable))
|
||||
|
||||
/* TIM Flags ----------------------------------------------------------------*/
|
||||
#define TIM_FLAG_Update ((u16)0x0001)
|
||||
#define TIM_FLAG_CC1 ((u16)0x0002)
|
||||
#define TIM_FLAG_CC2 ((u16)0x0004)
|
||||
#define TIM_FLAG_CC3 ((u16)0x0008)
|
||||
#define TIM_FLAG_CC4 ((u16)0x0010)
|
||||
#define TIM_FLAG_Trigger ((u16)0x0040)
|
||||
#define TIM_FLAG_CC1OF ((u16)0x0200)
|
||||
#define TIM_FLAG_CC2OF ((u16)0x0400)
|
||||
#define TIM_FLAG_CC3OF ((u16)0x0800)
|
||||
#define TIM_FLAG_CC4OF ((u16)0x1000)
|
||||
|
||||
#define IS_TIM_GET_FLAG(FLAG) ((FLAG == TIM_FLAG_Update) || \
|
||||
(FLAG == TIM_FLAG_CC1) || \
|
||||
(FLAG == TIM_FLAG_CC2) || \
|
||||
(FLAG == TIM_FLAG_CC3) || \
|
||||
(FLAG == TIM_FLAG_CC4) || \
|
||||
(FLAG == TIM_FLAG_Trigger) || \
|
||||
(FLAG == TIM_FLAG_CC1OF) || \
|
||||
(FLAG == TIM_FLAG_CC2OF) || \
|
||||
(FLAG == TIM_FLAG_CC3OF) || \
|
||||
(FLAG == TIM_FLAG_CC4OF))
|
||||
|
||||
#define IS_TIM_CLEAR_FLAG(FLAG) (((FLAG & (u16)0xE1A0) == 0x0000) && (FLAG != 0x0000))
|
||||
|
||||
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions --------------------------------------------------------*/
|
||||
void TIM_DeInit(TIM_TypeDef* TIMx);
|
||||
void TIM_TimeBaseInit(TIM_TypeDef* TIMx, TIM_TimeBaseInitTypeDef* TIM_TimeBaseInitStruct);
|
||||
void TIM_OCInit(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct);
|
||||
void TIM_ICInit(TIM_TypeDef* TIMx, TIM_ICInitTypeDef* TIM_ICInitStruct);
|
||||
void TIM_TimeBaseStructInit(TIM_TimeBaseInitTypeDef* TIM_TimeBaseInitStruct);
|
||||
void TIM_OCStructInit(TIM_OCInitTypeDef* TIM_OCInitStruct);
|
||||
void TIM_ICStructInit(TIM_ICInitTypeDef* TIM_ICInitStruct);
|
||||
void TIM_Cmd(TIM_TypeDef* TIMx, FunctionalState NewState);
|
||||
void TIM_ITConfig(TIM_TypeDef* TIMx, u16 TIM_IT, FunctionalState NewState);
|
||||
void TIM_DMAConfig(TIM_TypeDef* TIMx, u16 TIM_DMABase, u16 TIM_DMABurstLength);
|
||||
void TIM_DMACmd(TIM_TypeDef* TIMx, u16 TIM_DMASource, FunctionalState Newstate);
|
||||
void TIM_InternalClockConfig(TIM_TypeDef* TIMx);
|
||||
void TIM_ITRxExternalClockConfig(TIM_TypeDef* TIMx, u16 TIM_InputTriggerSource);
|
||||
void TIM_TIxExternalClockConfig(TIM_TypeDef* TIMx, u16 TIM_TIxExternalCLKSource,
|
||||
u16 TIM_ICPolarity, u8 ICFilter);
|
||||
void TIM_ETRClockMode1Config(TIM_TypeDef* TIMx, u16 TIM_ExtTRGPrescaler, u16 TIM_ExtTRGPolarity,
|
||||
u8 ExtTRGFilter);
|
||||
void TIM_ETRClockMode2Config(TIM_TypeDef* TIMx, u16 TIM_ExtTRGPrescaler, u16 TIM_ExtTRGPolarity,
|
||||
u8 ExtTRGFilter);
|
||||
void TIM_SelectInputTrigger(TIM_TypeDef* TIMx, u16 TIM_InputTriggerSource);
|
||||
void TIM_PrescalerConfig(TIM_TypeDef* TIMx, u16 Prescaler, u16 TIM_PSCReloadMode);
|
||||
void TIM_CounterModeConfig(TIM_TypeDef* TIMx, u16 TIM_CounterMode);
|
||||
void TIM_ForcedOC1Config(TIM_TypeDef* TIMx, u16 TIM_ForcedAction);
|
||||
void TIM_ForcedOC2Config(TIM_TypeDef* TIMx, u16 TIM_ForcedAction);
|
||||
void TIM_ForcedOC3Config(TIM_TypeDef* TIMx, u16 TIM_ForcedAction);
|
||||
void TIM_ForcedOC4Config(TIM_TypeDef* TIMx, u16 TIM_ForcedAction);
|
||||
void TIM_ARRPreloadConfig(TIM_TypeDef* TIMx, FunctionalState Newstate);
|
||||
void TIM_SelectCCDMA(TIM_TypeDef* TIMx, FunctionalState Newstate);
|
||||
void TIM_OC1PreloadConfig(TIM_TypeDef* TIMx, u16 TIM_OCPreload);
|
||||
void TIM_OC2PreloadConfig(TIM_TypeDef* TIMx, u16 TIM_OCPreload);
|
||||
void TIM_OC3PreloadConfig(TIM_TypeDef* TIMx, u16 TIM_OCPreload);
|
||||
void TIM_OC4PreloadConfig(TIM_TypeDef* TIMx, u16 TIM_OCPreload);
|
||||
void TIM_OC1FastConfig(TIM_TypeDef* TIMx, u16 TIM_OCFast);
|
||||
void TIM_OC2FastConfig(TIM_TypeDef* TIMx, u16 TIM_OCFast);
|
||||
void TIM_OC3FastConfig(TIM_TypeDef* TIMx, u16 TIM_OCFast);
|
||||
void TIM_OC4FastConfig(TIM_TypeDef* TIMx, u16 TIM_OCFast);
|
||||
void TIM_UpdateDisableConfig(TIM_TypeDef* TIMx, FunctionalState Newstate);
|
||||
void TIM_EncoderInterfaceConfig(TIM_TypeDef* TIMx, u16 TIM_EncoderMode,
|
||||
u16 TIM_IC1Polarity, u16 TIM_IC2Polarity);
|
||||
void TIM_GenerateEvent(TIM_TypeDef* TIMx, u16 TIM_EventSource);
|
||||
void TIM_OC1PolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCPolarity);
|
||||
void TIM_OC2PolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCPolarity);
|
||||
void TIM_OC3PolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCPolarity);
|
||||
void TIM_OC4PolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCPolarity);
|
||||
void TIM_UpdateRequestConfig(TIM_TypeDef* TIMx, u16 TIM_UpdateSource);
|
||||
void TIM_SelectHallSensor(TIM_TypeDef* TIMx, FunctionalState Newstate);
|
||||
void TIM_SelectOnePulseMode(TIM_TypeDef* TIMx, u16 TIM_OPMode);
|
||||
void TIM_SelectOutputTrigger(TIM_TypeDef* TIMx, u16 TIM_TRGOSource);
|
||||
void TIM_SelectSlaveMode(TIM_TypeDef* TIMx, u16 TIM_SlaveMode);
|
||||
void TIM_SelectMasterSlaveMode(TIM_TypeDef* TIMx, u16 TIM_MasterSlaveMode);
|
||||
void TIM_SetAutoreload(TIM_TypeDef* TIMx, u16 Autoreload);
|
||||
void TIM_SetCompare1(TIM_TypeDef* TIMx, u16 Compare1);
|
||||
void TIM_SetCompare2(TIM_TypeDef* TIMx, u16 Compare2);
|
||||
void TIM_SetCompare3(TIM_TypeDef* TIMx, u16 Compare3);
|
||||
void TIM_SetCompare4(TIM_TypeDef* TIMx, u16 Compare4);
|
||||
void TIM_SetIC1Prescaler(TIM_TypeDef* TIMx, u16 TIM_IC1Prescaler);
|
||||
void TIM_SetIC2Prescaler(TIM_TypeDef* TIMx, u16 TIM_IC2Prescaler);
|
||||
void TIM_SetIC3Prescaler(TIM_TypeDef* TIMx, u16 TIM_IC3Prescaler);
|
||||
void TIM_SetIC4Prescaler(TIM_TypeDef* TIMx, u16 TIM_IC4Prescaler);
|
||||
void TIM_SetClockDivision(TIM_TypeDef* TIMx, u16 TIM_CKD);
|
||||
u16 TIM_GetCapture1(TIM_TypeDef* TIMx);
|
||||
u16 TIM_GetCapture2(TIM_TypeDef* TIMx);
|
||||
u16 TIM_GetCapture3(TIM_TypeDef* TIMx);
|
||||
u16 TIM_GetCapture4(TIM_TypeDef* TIMx);
|
||||
u16 TIM_GetCounter(TIM_TypeDef* TIMx);
|
||||
u16 TIM_GetPrescaler(TIM_TypeDef* TIMx);
|
||||
FlagStatus TIM_GetFlagStatus(TIM_TypeDef* TIMx, u16 TIM_FLAG);
|
||||
void TIM_ClearFlag(TIM_TypeDef* TIMx, u16 TIM_FLAG);
|
||||
ITStatus TIM_GetITStatus(TIM_TypeDef* TIMx, u16 TIM_IT);
|
||||
void TIM_ClearITPendingBit(TIM_TypeDef* TIMx, u16 TIM_IT);
|
||||
|
||||
#endif /*__STM32F10x_TIM_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,644 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_tim1.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* TIM1 firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* mm/dd/yyyy: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_TIM1_H
|
||||
#define __STM32F10x_TIM1_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
|
||||
/* TIM1 Time Base Init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u16 TIM1_Prescaler;
|
||||
u16 TIM1_CounterMode;
|
||||
u16 TIM1_Period;
|
||||
u16 TIM1_ClockDivision;
|
||||
u8 TIM1_RepetitionCounter;
|
||||
} TIM1_TimeBaseInitTypeDef;
|
||||
|
||||
/* TIM1 Output Compare Init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u16 TIM1_OCMode;
|
||||
u16 TIM1_OutputState;
|
||||
u16 TIM1_OutputNState;
|
||||
u16 TIM1_Pulse;
|
||||
u16 TIM1_OCPolarity;
|
||||
u16 TIM1_OCNPolarity;
|
||||
u16 TIM1_OCIdleState;
|
||||
u16 TIM1_OCNIdleState;
|
||||
} TIM1_OCInitTypeDef;
|
||||
|
||||
/* TIM1 Input Capture Init structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u16 TIM1_Channel;
|
||||
u16 TIM1_ICPolarity;
|
||||
u16 TIM1_ICSelection;
|
||||
u16 TIM1_ICPrescaler;
|
||||
u8 TIM1_ICFilter;
|
||||
} TIM1_ICInitTypeDef;
|
||||
|
||||
/* BDTR structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u16 TIM1_OSSRState;
|
||||
u16 TIM1_OSSIState;
|
||||
u16 TIM1_LOCKLevel;
|
||||
u16 TIM1_DeadTime;
|
||||
u16 TIM1_Break;
|
||||
u16 TIM1_BreakPolarity;
|
||||
u16 TIM1_AutomaticOutput;
|
||||
} TIM1_BDTRInitTypeDef;
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* TIM1 Output Compare and PWM modes ----------------------------------------*/
|
||||
#define TIM1_OCMode_Timing ((u16)0x0000)
|
||||
#define TIM1_OCMode_Active ((u16)0x0010)
|
||||
#define TIM1_OCMode_Inactive ((u16)0x0020)
|
||||
#define TIM1_OCMode_Toggle ((u16)0x0030)
|
||||
#define TIM1_OCMode_PWM1 ((u16)0x0060)
|
||||
#define TIM1_OCMode_PWM2 ((u16)0x0070)
|
||||
|
||||
#define IS_TIM1_OC_MODE(MODE) ((MODE == TIM1_OCMode_Timing) || \
|
||||
(MODE == TIM1_OCMode_Active) || \
|
||||
(MODE == TIM1_OCMode_Inactive) || \
|
||||
(MODE == TIM1_OCMode_Toggle)|| \
|
||||
(MODE == TIM1_OCMode_PWM1) || \
|
||||
(MODE == TIM1_OCMode_PWM2))
|
||||
|
||||
#define IS_TIM1_OCM(MODE)((MODE == TIM1_OCMode_Timing) || \
|
||||
(MODE == TIM1_OCMode_Active) || \
|
||||
(MODE == TIM1_OCMode_Inactive) || \
|
||||
(MODE == TIM1_OCMode_Toggle)|| \
|
||||
(MODE == TIM1_OCMode_PWM1) || \
|
||||
(MODE == TIM1_OCMode_PWM2) || \
|
||||
(MODE == TIM1_ForcedAction_Active) || \
|
||||
(MODE == TIM1_ForcedAction_InActive))
|
||||
/* TIM1 One Pulse Mode ------------------------------------------------------*/
|
||||
#define TIM1_OPMode_Single ((u16)0x0001)
|
||||
#define TIM1_OPMode_Repetitive ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_OPM_MODE(MODE) ((MODE == TIM1_OPMode_Single) || \
|
||||
(MODE == TIM1_OPMode_Repetitive))
|
||||
|
||||
/* TIM1 Channel -------------------------------------------------------------*/
|
||||
#define TIM1_Channel_1 ((u16)0x0000)
|
||||
#define TIM1_Channel_2 ((u16)0x0001)
|
||||
#define TIM1_Channel_3 ((u16)0x0002)
|
||||
#define TIM1_Channel_4 ((u16)0x0003)
|
||||
|
||||
#define IS_TIM1_CHANNEL(CHANNEL) ((CHANNEL == TIM1_Channel_1) || \
|
||||
(CHANNEL == TIM1_Channel_2) || \
|
||||
(CHANNEL == TIM1_Channel_3) || \
|
||||
(CHANNEL == TIM1_Channel_4))
|
||||
|
||||
#define IS_TIM1_PWMI_CHANNEL(CHANNEL) ((CHANNEL == TIM1_Channel_1) || \
|
||||
(CHANNEL == TIM1_Channel_2))
|
||||
|
||||
#define IS_TIM1_COMPLEMENTARY_CHANNEL(CHANNEL) ((CHANNEL == TIM1_Channel_1) || \
|
||||
(CHANNEL == TIM1_Channel_2) || \
|
||||
(CHANNEL == TIM1_Channel_3))
|
||||
/* TIM1 Clock Division CKD --------------------------------------------------*/
|
||||
#define TIM1_CKD_DIV1 ((u16)0x0000)
|
||||
#define TIM1_CKD_DIV2 ((u16)0x0100)
|
||||
#define TIM1_CKD_DIV4 ((u16)0x0200)
|
||||
|
||||
#define IS_TIM1_CKD_DIV(DIV) ((DIV == TIM1_CKD_DIV1) || \
|
||||
(DIV == TIM1_CKD_DIV2) || \
|
||||
(DIV == TIM1_CKD_DIV4))
|
||||
|
||||
/* TIM1 Counter Mode --------------------------------------------------------*/
|
||||
#define TIM1_CounterMode_Up ((u16)0x0000)
|
||||
#define TIM1_CounterMode_Down ((u16)0x0010)
|
||||
#define TIM1_CounterMode_CenterAligned1 ((u16)0x0020)
|
||||
#define TIM1_CounterMode_CenterAligned2 ((u16)0x0040)
|
||||
#define TIM1_CounterMode_CenterAligned3 ((u16)0x0060)
|
||||
|
||||
#define IS_TIM1_COUNTER_MODE(MODE) ((MODE == TIM1_CounterMode_Up) || \
|
||||
(MODE == TIM1_CounterMode_Down) || \
|
||||
(MODE == TIM1_CounterMode_CenterAligned1) || \
|
||||
(MODE == TIM1_CounterMode_CenterAligned2) || \
|
||||
(MODE == TIM1_CounterMode_CenterAligned3))
|
||||
|
||||
/* TIM1 Output Compare Polarity ---------------------------------------------*/
|
||||
#define TIM1_OCPolarity_High ((u16)0x0000)
|
||||
#define TIM1_OCPolarity_Low ((u16)0x0001)
|
||||
|
||||
#define IS_TIM1_OC_POLARITY(POLARITY) ((POLARITY == TIM1_OCPolarity_High) || \
|
||||
(POLARITY == TIM1_OCPolarity_Low))
|
||||
|
||||
/* TIM1 Output Compare N Polarity -------------------------------------------*/
|
||||
#define TIM1_OCNPolarity_High ((u16)0x0000)
|
||||
#define TIM1_OCNPolarity_Low ((u16)0x0001)
|
||||
|
||||
#define IS_TIM1_OCN_POLARITY(POLARITY) ((POLARITY == TIM1_OCNPolarity_High) || \
|
||||
(POLARITY == TIM1_OCNPolarity_Low))
|
||||
|
||||
/* TIM1 Output Compare states -----------------------------------------------*/
|
||||
#define TIM1_OutputState_Disable ((u16)0x0000)
|
||||
#define TIM1_OutputState_Enable ((u16)0x0001)
|
||||
|
||||
#define IS_TIM1_OUTPUT_STATE(STATE) ((STATE == TIM1_OutputState_Disable) || \
|
||||
(STATE == TIM1_OutputState_Enable))
|
||||
|
||||
/* TIM1 Output Compare N States ---------------------------------------------*/
|
||||
#define TIM1_OutputNState_Disable ((u16)0x0000)
|
||||
#define TIM1_OutputNState_Enable ((u16)0x0001)
|
||||
|
||||
#define IS_TIM1_OUTPUTN_STATE(STATE) ((STATE == TIM1_OutputNState_Disable) || \
|
||||
(STATE == TIM1_OutputNState_Enable))
|
||||
|
||||
/* Break Input enable/disable -----------------------------------------------*/
|
||||
#define TIM1_Break_Enable ((u16)0x1000)
|
||||
#define TIM1_Break_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_BREAK_STATE(STATE) ((STATE == TIM1_Break_Enable) || \
|
||||
(STATE == TIM1_Break_Disable))
|
||||
|
||||
/* Break Polarity -----------------------------------------------------------*/
|
||||
#define TIM1_BreakPolarity_Low ((u16)0x0000)
|
||||
#define TIM1_BreakPolarity_High ((u16)0x2000)
|
||||
|
||||
#define IS_TIM1_BREAK_POLARITY(POLARITY) ((POLARITY == TIM1_BreakPolarity_Low) || \
|
||||
(POLARITY == TIM1_BreakPolarity_High))
|
||||
|
||||
/* TIM1 AOE Bit Set/Reset ---------------------------------------------------*/
|
||||
#define TIM1_AutomaticOutput_Enable ((u16)0x4000)
|
||||
#define TIM1_AutomaticOutput_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_AUTOMATIC_OUTPUT_STATE(STATE) ((STATE == TIM1_AutomaticOutput_Enable) || \
|
||||
(STATE == TIM1_AutomaticOutput_Disable))
|
||||
/* Lock levels --------------------------------------------------------------*/
|
||||
#define TIM1_LOCKLevel_OFF ((u16)0x0000)
|
||||
#define TIM1_LOCKLevel_1 ((u16)0x0100)
|
||||
#define TIM1_LOCKLevel_2 ((u16)0x0200)
|
||||
#define TIM1_LOCKLevel_3 ((u16)0x0300)
|
||||
|
||||
#define IS_TIM1_LOCK_LEVEL(LEVEL) ((LEVEL == TIM1_LOCKLevel_OFF) || \
|
||||
(LEVEL == TIM1_LOCKLevel_1) || \
|
||||
(LEVEL == TIM1_LOCKLevel_2) || \
|
||||
(LEVEL == TIM1_LOCKLevel_3))
|
||||
|
||||
/* OSSI: Off-State Selection for Idle mode states ---------------------------*/
|
||||
#define TIM1_OSSIState_Enable ((u16)0x0400)
|
||||
#define TIM1_OSSIState_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_OSSI_STATE(STATE) ((STATE == TIM1_OSSIState_Enable) || \
|
||||
(STATE == TIM1_OSSIState_Disable))
|
||||
|
||||
/* OSSR: Off-State Selection for Run mode states ----------------------------*/
|
||||
#define TIM1_OSSRState_Enable ((u16)0x0800)
|
||||
#define TIM1_OSSRState_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_OSSR_STATE(STATE) ((STATE == TIM1_OSSRState_Enable) || \
|
||||
(STATE == TIM1_OSSRState_Disable))
|
||||
|
||||
/* TIM1 Output Compare Idle State -------------------------------------------*/
|
||||
#define TIM1_OCIdleState_Set ((u16)0x0001)
|
||||
#define TIM1_OCIdleState_Reset ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_OCIDLE_STATE(STATE) ((STATE == TIM1_OCIdleState_Set) || \
|
||||
(STATE == TIM1_OCIdleState_Reset))
|
||||
|
||||
/* TIM1 Output Compare N Idle State -----------------------------------------*/
|
||||
#define TIM1_OCNIdleState_Set ((u16)0x0001)
|
||||
#define TIM1_OCNIdleState_Reset ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_OCNIDLE_STATE(STATE) ((STATE == TIM1_OCNIdleState_Set) || \
|
||||
(STATE == TIM1_OCNIdleState_Reset))
|
||||
|
||||
/* TIM1 Input Capture Polarity ----------------------------------------------*/
|
||||
#define TIM1_ICPolarity_Rising ((u16)0x0000)
|
||||
#define TIM1_ICPolarity_Falling ((u16)0x0001)
|
||||
|
||||
#define IS_TIM1_IC_POLARITY(POLARITY) ((POLARITY == TIM1_ICPolarity_Rising) || \
|
||||
(POLARITY == TIM1_ICPolarity_Falling))
|
||||
|
||||
/* TIM1 Input Capture Selection ---------------------------------------------*/
|
||||
#define TIM1_ICSelection_DirectTI ((u16)0x0001)
|
||||
#define TIM1_ICSelection_IndirectTI ((u16)0x0002)
|
||||
#define TIM1_ICSelection_TRGI ((u16)0x0003)
|
||||
|
||||
#define IS_TIM1_IC_SELECTION(SELECTION) ((SELECTION == TIM1_ICSelection_DirectTI) || \
|
||||
(SELECTION == TIM1_ICSelection_IndirectTI) || \
|
||||
(SELECTION == TIM1_ICSelection_TRGI))
|
||||
|
||||
/* TIM1 Input Capture Prescaler ---------------------------------------------*/
|
||||
#define TIM1_ICPSC_DIV1 ((u16)0x0000)
|
||||
#define TIM1_ICPSC_DIV2 ((u16)0x0004)
|
||||
#define TIM1_ICPSC_DIV4 ((u16)0x0008)
|
||||
#define TIM1_ICPSC_DIV8 ((u16)0x000C)
|
||||
|
||||
#define IS_TIM1_IC_PRESCALER(PRESCALER) ((PRESCALER == TIM1_ICPSC_DIV1) || \
|
||||
(PRESCALER == TIM1_ICPSC_DIV2) || \
|
||||
(PRESCALER == TIM1_ICPSC_DIV4) || \
|
||||
(PRESCALER == TIM1_ICPSC_DIV8))
|
||||
|
||||
/* TIM1 Input Capture Filer Value ---------------------------------------------*/
|
||||
#define IS_TIM1_IC_FILTER(ICFILTER) (ICFILTER <= 0xF)
|
||||
|
||||
/* TIM1 interrupt sources ---------------------------------------------------*/
|
||||
#define TIM1_IT_Update ((u16)0x0001)
|
||||
#define TIM1_IT_CC1 ((u16)0x0002)
|
||||
#define TIM1_IT_CC2 ((u16)0x0004)
|
||||
#define TIM1_IT_CC3 ((u16)0x0008)
|
||||
#define TIM1_IT_CC4 ((u16)0x0010)
|
||||
#define TIM1_IT_COM ((u16)0x0020)
|
||||
#define TIM1_IT_Trigger ((u16)0x0040)
|
||||
#define TIM1_IT_Break ((u16)0x0080)
|
||||
|
||||
#define IS_TIM1_IT(IT) (((IT & (u16)0xFF00) == 0x0000) && (IT != 0x0000))
|
||||
|
||||
#define IS_TIM1_GET_IT(IT) ((IT == TIM1_IT_Update) || \
|
||||
(IT == TIM1_IT_CC1) || \
|
||||
(IT == TIM1_IT_CC2) || \
|
||||
(IT == TIM1_IT_CC3) || \
|
||||
(IT == TIM1_IT_CC4) || \
|
||||
(IT == TIM1_IT_COM) || \
|
||||
(IT == TIM1_IT_Trigger) || \
|
||||
(IT == TIM1_IT_Break))
|
||||
|
||||
/* TIM1 DMA Base address ----------------------------------------------------*/
|
||||
#define TIM1_DMABase_CR1 ((u16)0x0000)
|
||||
#define TIM1_DMABase_CR2 ((u16)0x0001)
|
||||
#define TIM1_DMABase_SMCR ((u16)0x0002)
|
||||
#define TIM1_DMABase_DIER ((u16)0x0003)
|
||||
#define TIM1_DMABase_SR ((u16)0x0004)
|
||||
#define TIM1_DMABase_EGR ((u16)0x0005)
|
||||
#define TIM1_DMABase_CCMR1 ((u16)0x0006)
|
||||
#define TIM1_DMABase_CCMR2 ((u16)0x0007)
|
||||
#define TIM1_DMABase_CCER ((u16)0x0008)
|
||||
#define TIM1_DMABase_CNT ((u16)0x0009)
|
||||
#define TIM1_DMABase_PSC ((u16)0x000A)
|
||||
#define TIM1_DMABase_ARR ((u16)0x000B)
|
||||
#define TIM1_DMABase_RCR ((u16)0x000C)
|
||||
#define TIM1_DMABase_CCR1 ((u16)0x000D)
|
||||
#define TIM1_DMABase_CCR2 ((u16)0x000E)
|
||||
#define TIM1_DMABase_CCR3 ((u16)0x000F)
|
||||
#define TIM1_DMABase_CCR4 ((u16)0x0010)
|
||||
#define TIM1_DMABase_BDTR ((u16)0x0011)
|
||||
#define TIM1_DMABase_DCR ((u16)0x0012)
|
||||
|
||||
#define IS_TIM1_DMA_BASE(BASE) ((BASE == TIM1_DMABase_CR1) || \
|
||||
(BASE == TIM1_DMABase_CR2) || \
|
||||
(BASE == TIM1_DMABase_SMCR) || \
|
||||
(BASE == TIM1_DMABase_DIER) || \
|
||||
(BASE == TIM1_DMABase_SR) || \
|
||||
(BASE == TIM1_DMABase_EGR) || \
|
||||
(BASE == TIM1_DMABase_CCMR1) || \
|
||||
(BASE == TIM1_DMABase_CCMR2) || \
|
||||
(BASE == TIM1_DMABase_CCER) || \
|
||||
(BASE == TIM1_DMABase_CNT) || \
|
||||
(BASE == TIM1_DMABase_PSC) || \
|
||||
(BASE == TIM1_DMABase_ARR) || \
|
||||
(BASE == TIM1_DMABase_RCR) || \
|
||||
(BASE == TIM1_DMABase_CCR1) || \
|
||||
(BASE == TIM1_DMABase_CCR2) || \
|
||||
(BASE == TIM1_DMABase_CCR3) || \
|
||||
(BASE == TIM1_DMABase_CCR4) || \
|
||||
(BASE == TIM1_DMABase_BDTR) || \
|
||||
(BASE == TIM1_DMABase_DCR))
|
||||
|
||||
/* TIM1 DMA Burst Length ----------------------------------------------------*/
|
||||
#define TIM1_DMABurstLength_1Byte ((u16)0x0000)
|
||||
#define TIM1_DMABurstLength_2Bytes ((u16)0x0100)
|
||||
#define TIM1_DMABurstLength_3Bytes ((u16)0x0200)
|
||||
#define TIM1_DMABurstLength_4Bytes ((u16)0x0300)
|
||||
#define TIM1_DMABurstLength_5Bytes ((u16)0x0400)
|
||||
#define TIM1_DMABurstLength_6Bytes ((u16)0x0500)
|
||||
#define TIM1_DMABurstLength_7Bytes ((u16)0x0600)
|
||||
#define TIM1_DMABurstLength_8Bytes ((u16)0x0700)
|
||||
#define TIM1_DMABurstLength_9Bytes ((u16)0x0800)
|
||||
#define TIM1_DMABurstLength_10Bytes ((u16)0x0900)
|
||||
#define TIM1_DMABurstLength_11Bytes ((u16)0x0A00)
|
||||
#define TIM1_DMABurstLength_12Bytes ((u16)0x0B00)
|
||||
#define TIM1_DMABurstLength_13Bytes ((u16)0x0C00)
|
||||
#define TIM1_DMABurstLength_14Bytes ((u16)0x0D00)
|
||||
#define TIM1_DMABurstLength_15Bytes ((u16)0x0E00)
|
||||
#define TIM1_DMABurstLength_16Bytes ((u16)0x0F00)
|
||||
#define TIM1_DMABurstLength_17Bytes ((u16)0x1000)
|
||||
#define TIM1_DMABurstLength_18Bytes ((u16)0x1100)
|
||||
|
||||
#define IS_TIM1_DMA_LENGTH(LENGTH) ((LENGTH == TIM1_DMABurstLength_1Byte) || \
|
||||
(LENGTH == TIM1_DMABurstLength_2Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_3Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_4Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_5Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_6Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_7Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_8Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_9Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_10Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_11Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_12Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_13Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_14Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_15Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_16Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_17Bytes) || \
|
||||
(LENGTH == TIM1_DMABurstLength_18Bytes))
|
||||
|
||||
/* TIM1 DMA sources ---------------------------------------------------------*/
|
||||
#define TIM1_DMA_Update ((u16)0x0100)
|
||||
#define TIM1_DMA_CC1 ((u16)0x0200)
|
||||
#define TIM1_DMA_CC2 ((u16)0x0400)
|
||||
#define TIM1_DMA_CC3 ((u16)0x0800)
|
||||
#define TIM1_DMA_CC4 ((u16)0x1000)
|
||||
#define TIM1_DMA_COM ((u16)0x2000)
|
||||
#define TIM1_DMA_Trigger ((u16)0x4000)
|
||||
|
||||
#define IS_TIM1_DMA_SOURCE(SOURCE) (((SOURCE & (u16)0x80FF) == 0x0000) && (SOURCE != 0x0000))
|
||||
|
||||
/* TIM1 External Trigger Prescaler ------------------------------------------*/
|
||||
#define TIM1_ExtTRGPSC_OFF ((u16)0x0000)
|
||||
#define TIM1_ExtTRGPSC_DIV2 ((u16)0x1000)
|
||||
#define TIM1_ExtTRGPSC_DIV4 ((u16)0x2000)
|
||||
#define TIM1_ExtTRGPSC_DIV8 ((u16)0x3000)
|
||||
|
||||
#define IS_TIM1_EXT_PRESCALER(PRESCALER) ((PRESCALER == TIM1_ExtTRGPSC_OFF) || \
|
||||
(PRESCALER == TIM1_ExtTRGPSC_DIV2) || \
|
||||
(PRESCALER == TIM1_ExtTRGPSC_DIV4) || \
|
||||
(PRESCALER == TIM1_ExtTRGPSC_DIV8))
|
||||
|
||||
/* TIM1 Internal Trigger Selection ------------------------------------------*/
|
||||
#define TIM1_TS_ITR0 ((u16)0x0000)
|
||||
#define TIM1_TS_ITR1 ((u16)0x0010)
|
||||
#define TIM1_TS_ITR2 ((u16)0x0020)
|
||||
#define TIM1_TS_ITR3 ((u16)0x0030)
|
||||
#define TIM1_TS_TI1F_ED ((u16)0x0040)
|
||||
#define TIM1_TS_TI1FP1 ((u16)0x0050)
|
||||
#define TIM1_TS_TI2FP2 ((u16)0x0060)
|
||||
#define TIM1_TS_ETRF ((u16)0x0070)
|
||||
|
||||
#define IS_TIM1_TRIGGER_SELECTION(SELECTION) ((SELECTION == TIM1_TS_ITR0) || \
|
||||
(SELECTION == TIM1_TS_ITR1) || \
|
||||
(SELECTION == TIM1_TS_ITR2) || \
|
||||
(SELECTION == TIM1_TS_ITR3) || \
|
||||
(SELECTION == TIM1_TS_TI1F_ED) || \
|
||||
(SELECTION == TIM1_TS_TI1FP1) || \
|
||||
(SELECTION == TIM1_TS_TI2FP2) || \
|
||||
(SELECTION == TIM1_TS_ETRF))
|
||||
|
||||
#define IS_TIM1_INTERNAL_TRIGGER_SELECTION(SELECTION) ((SELECTION == TIM1_TS_ITR0) || \
|
||||
(SELECTION == TIM1_TS_ITR1) || \
|
||||
(SELECTION == TIM1_TS_ITR2) || \
|
||||
(SELECTION == TIM1_TS_ITR3))
|
||||
|
||||
#define IS_TIM1_TIX_TRIGGER_SELECTION(SELECTION) ((SELECTION == TIM1_TS_TI1F_ED) || \
|
||||
(SELECTION == TIM1_TS_TI1FP1) || \
|
||||
(SELECTION == TIM1_TS_TI2FP2))
|
||||
|
||||
/* TIM1 External Trigger Polarity -------------------------------------------*/
|
||||
#define TIM1_ExtTRGPolarity_Inverted ((u16)0x8000)
|
||||
#define TIM1_ExtTRGPolarity_NonInverted ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_EXT_POLARITY(POLARITY) ((POLARITY == TIM1_ExtTRGPolarity_Inverted) || \
|
||||
(POLARITY == TIM1_ExtTRGPolarity_NonInverted))
|
||||
|
||||
/* TIM1 Prescaler Reload Mode -----------------------------------------------*/
|
||||
#define TIM1_PSCReloadMode_Update ((u16)0x0000)
|
||||
#define TIM1_PSCReloadMode_Immediate ((u16)0x0001)
|
||||
|
||||
#define IS_TIM1_PRESCALER_RELOAD(RELOAD) ((RELOAD == TIM1_PSCReloadMode_Update) || \
|
||||
(RELOAD == TIM1_PSCReloadMode_Immediate))
|
||||
|
||||
/* TIM1 Forced Action -------------------------------------------------------*/
|
||||
#define TIM1_ForcedAction_Active ((u16)0x0050)
|
||||
#define TIM1_ForcedAction_InActive ((u16)0x0040)
|
||||
|
||||
#define IS_TIM1_FORCED_ACTION(ACTION) ((ACTION == TIM1_ForcedAction_Active) || \
|
||||
(ACTION == TIM1_ForcedAction_InActive))
|
||||
|
||||
/* TIM1 Encoder Mode --------------------------------------------------------*/
|
||||
#define TIM1_EncoderMode_TI1 ((u16)0x0001)
|
||||
#define TIM1_EncoderMode_TI2 ((u16)0x0002)
|
||||
#define TIM1_EncoderMode_TI12 ((u16)0x0003)
|
||||
|
||||
#define IS_TIM1_ENCODER_MODE(MODE) ((MODE == TIM1_EncoderMode_TI1) || \
|
||||
(MODE == TIM1_EncoderMode_TI2) || \
|
||||
(MODE == TIM1_EncoderMode_TI12))
|
||||
|
||||
/* TIM1 Event Source --------------------------------------------------------*/
|
||||
#define TIM1_EventSource_Update ((u16)0x0001)
|
||||
#define TIM1_EventSource_CC1 ((u16)0x0002)
|
||||
#define TIM1_EventSource_CC2 ((u16)0x0004)
|
||||
#define TIM1_EventSource_CC3 ((u16)0x0008)
|
||||
#define TIM1_EventSource_CC4 ((u16)0x0010)
|
||||
#define TIM1_EventSource_COM ((u16)0x0020)
|
||||
#define TIM1_EventSource_Trigger ((u16)0x0040)
|
||||
#define TIM1_EventSource_Break ((u16)0x0080)
|
||||
|
||||
#define IS_TIM1_EVENT_SOURCE(SOURCE) (((SOURCE & (u16)0xFF00) == 0x0000) && (SOURCE != 0x0000))
|
||||
|
||||
|
||||
/* TIM1 Update Source -------------------------------------------------------*/
|
||||
#define TIM1_UpdateSource_Global ((u16)0x0000)
|
||||
#define TIM1_UpdateSource_Regular ((u16)0x0001)
|
||||
|
||||
#define IS_TIM1_UPDATE_SOURCE(SOURCE) ((SOURCE == TIM1_UpdateSource_Global) || \
|
||||
(SOURCE == TIM1_UpdateSource_Regular))
|
||||
|
||||
/* TIM1 Ouput Compare Preload State ------------------------------------------*/
|
||||
#define TIM1_OCPreload_Enable ((u16)0x0001)
|
||||
#define TIM1_OCPreload_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_OCPRELOAD_STATE(STATE) ((STATE == TIM1_OCPreload_Enable) || \
|
||||
(STATE == TIM1_OCPreload_Disable))
|
||||
|
||||
/* TIM1 Ouput Compare Fast State ---------------------------------------------*/
|
||||
#define TIM1_OCFast_Enable ((u16)0x0001)
|
||||
#define TIM1_OCFast_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_OCFAST_STATE(STATE) ((STATE == TIM1_OCFast_Enable) || \
|
||||
(STATE == TIM1_OCFast_Disable))
|
||||
|
||||
/* TIM1 Trigger Output Source -----------------------------------------------*/
|
||||
#define TIM1_TRGOSource_Reset ((u16)0x0000)
|
||||
#define TIM1_TRGOSource_Enable ((u16)0x0010)
|
||||
#define TIM1_TRGOSource_Update ((u16)0x0020)
|
||||
#define TIM1_TRGOSource_OC1 ((u16)0x0030)
|
||||
#define TIM1_TRGOSource_OC1Ref ((u16)0x0040)
|
||||
#define TIM1_TRGOSource_OC2Ref ((u16)0x0050)
|
||||
#define TIM1_TRGOSource_OC3Ref ((u16)0x0060)
|
||||
#define TIM1_TRGOSource_OC4Ref ((u16)0x0070)
|
||||
|
||||
#define IS_TIM1_TRGO_SOURCE(SOURCE) ((SOURCE == TIM1_TRGOSource_Reset) || \
|
||||
(SOURCE == TIM1_TRGOSource_Enable) || \
|
||||
(SOURCE == TIM1_TRGOSource_Update) || \
|
||||
(SOURCE == TIM1_TRGOSource_OC1) || \
|
||||
(SOURCE == TIM1_TRGOSource_OC1Ref) || \
|
||||
(SOURCE == TIM1_TRGOSource_OC2Ref) || \
|
||||
(SOURCE == TIM1_TRGOSource_OC3Ref) || \
|
||||
(SOURCE == TIM1_TRGOSource_OC4Ref))
|
||||
|
||||
/* TIM1 Slave Mode ----------------------------------------------------------*/
|
||||
#define TIM1_SlaveMode_Reset ((u16)0x0004)
|
||||
#define TIM1_SlaveMode_Gated ((u16)0x0005)
|
||||
#define TIM1_SlaveMode_Trigger ((u16)0x0006)
|
||||
#define TIM1_SlaveMode_External1 ((u16)0x0007)
|
||||
|
||||
#define IS_TIM1_SLAVE_MODE(MODE) ((MODE == TIM1_SlaveMode_Reset) || \
|
||||
(MODE == TIM1_SlaveMode_Gated) || \
|
||||
(MODE == TIM1_SlaveMode_Trigger) || \
|
||||
(MODE == TIM1_SlaveMode_External1))
|
||||
|
||||
/* TIM1 TIx External Clock Source -------------------------------------------*/
|
||||
#define TIM1_TIxExternalCLK1Source_TI1 ((u16)0x0050)
|
||||
#define TIM1_TIxExternalCLK1Source_TI2 ((u16)0x0060)
|
||||
#define TIM1_TIxExternalCLK1Source_TI1ED ((u16)0x0040)
|
||||
|
||||
#define IS_TIM1_TIXCLK_SOURCE(SOURCE) ((SOURCE == TIM1_TIxExternalCLK1Source_TI1) || \
|
||||
(SOURCE == TIM1_TIxExternalCLK1Source_TI2) || \
|
||||
(SOURCE == TIM1_TIxExternalCLK1Source_TI1ED))
|
||||
|
||||
/* TIM1 Master Slave Mode ---------------------------------------------------*/
|
||||
#define TIM1_MasterSlaveMode_Enable ((u16)0x0001)
|
||||
#define TIM1_MasterSlaveMode_Disable ((u16)0x0000)
|
||||
|
||||
#define IS_TIM1_MSM_STATE(STATE) ((STATE == TIM1_MasterSlaveMode_Enable) || \
|
||||
(STATE == TIM1_MasterSlaveMode_Disable))
|
||||
|
||||
/* TIM1 Flags ---------------------------------------------------------------*/
|
||||
#define TIM1_FLAG_Update ((u16)0x0001)
|
||||
#define TIM1_FLAG_CC1 ((u16)0x0002)
|
||||
#define TIM1_FLAG_CC2 ((u16)0x0004)
|
||||
#define TIM1_FLAG_CC3 ((u16)0x0008)
|
||||
#define TIM1_FLAG_CC4 ((u16)0x0010)
|
||||
#define TIM1_FLAG_COM ((u16)0x0020)
|
||||
#define TIM1_FLAG_Trigger ((u16)0x0040)
|
||||
#define TIM1_FLAG_Break ((u16)0x0080)
|
||||
#define TIM1_FLAG_CC1OF ((u16)0x0200)
|
||||
#define TIM1_FLAG_CC2OF ((u16)0x0400)
|
||||
#define TIM1_FLAG_CC3OF ((u16)0x0800)
|
||||
#define TIM1_FLAG_CC4OF ((u16)0x1000)
|
||||
|
||||
#define IS_TIM1_GET_FLAG(FLAG) ((FLAG == TIM1_FLAG_Update) || \
|
||||
(FLAG == TIM1_FLAG_CC1) || \
|
||||
(FLAG == TIM1_FLAG_CC2) || \
|
||||
(FLAG == TIM1_FLAG_CC3) || \
|
||||
(FLAG == TIM1_FLAG_CC4) || \
|
||||
(FLAG == TIM1_FLAG_COM) || \
|
||||
(FLAG == TIM1_FLAG_Trigger) || \
|
||||
(FLAG == TIM1_FLAG_Break) || \
|
||||
(FLAG == TIM1_FLAG_CC1OF) || \
|
||||
(FLAG == TIM1_FLAG_CC2OF) || \
|
||||
(FLAG == TIM1_FLAG_CC3OF) || \
|
||||
(FLAG == TIM1_FLAG_CC4OF))
|
||||
|
||||
#define IS_TIM1_CLEAR_FLAG(FLAG) (((FLAG & (u16)0xE100) == 0x0000) && (FLAG != 0x0000))
|
||||
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions --------------------------------------------------------*/
|
||||
|
||||
void TIM1_DeInit(void);
|
||||
void TIM1_TimeBaseInit(TIM1_TimeBaseInitTypeDef* TIM1_TimeBaseInitStruct);
|
||||
void TIM1_OC1Init(TIM1_OCInitTypeDef* TIM1_OCInitStruct);
|
||||
void TIM1_OC2Init(TIM1_OCInitTypeDef* TIM1_OCInitStruct);
|
||||
void TIM1_OC3Init(TIM1_OCInitTypeDef* TIM1_OCInitStruct);
|
||||
void TIM1_OC4Init(TIM1_OCInitTypeDef* TIM1_OCInitStruct);
|
||||
void TIM1_BDTRConfig(TIM1_BDTRInitTypeDef *TIM1_BDTRInitStruct);
|
||||
void TIM1_ICInit(TIM1_ICInitTypeDef* TIM1_ICInitStruct);
|
||||
void TIM1_PWMIConfig(TIM1_ICInitTypeDef* TIM1_ICInitStruct);
|
||||
void TIM1_TimeBaseStructInit(TIM1_TimeBaseInitTypeDef* TIM1_TimeBaseInitStruct);
|
||||
void TIM1_OCStructInit(TIM1_OCInitTypeDef* TIM1_OCInitStruct);
|
||||
void TIM1_ICStructInit(TIM1_ICInitTypeDef* TIM1_ICInitStruct);
|
||||
void TIM1_BDTRStructInit(TIM1_BDTRInitTypeDef* TIM1_BDTRInitStruct);
|
||||
void TIM1_Cmd(FunctionalState NewState);
|
||||
void TIM1_CtrlPWMOutputs(FunctionalState Newstate);
|
||||
void TIM1_ITConfig(u16 TIM1_IT, FunctionalState NewState);
|
||||
void TIM1_DMAConfig(u16 TIM1_DMABase, u16 TIM1_DMABurstLength);
|
||||
void TIM1_DMACmd(u16 TIM1_DMASource, FunctionalState Newstate);
|
||||
void TIM1_InternalClockConfig(void);
|
||||
void TIM1_ETRClockMode1Config(u16 TIM1_ExtTRGPrescaler, u16 TIM1_ExtTRGPolarity,
|
||||
u16 ExtTRGFilter);
|
||||
void TIM1_ETRClockMode2Config(u16 TIM1_ExtTRGPrescaler, u16 TIM1_ExtTRGPolarity,
|
||||
u16 ExtTRGFilter);
|
||||
void TIM1_ITRxExternalClockConfig(u16 TIM1_InputTriggerSource);
|
||||
void TIM1_TIxExternalClockConfig(u16 TIM1_TIxExternalCLKSource, u16 TIM1_ICPolarity,
|
||||
u8 ICFilter);
|
||||
void TIM1_SelectInputTrigger(u16 TIM1_InputTriggerSource);
|
||||
void TIM1_UpdateDisableConfig(FunctionalState Newstate);
|
||||
void TIM1_UpdateRequestConfig(u8 TIM1_UpdateSource);
|
||||
void TIM1_SelectHallSensor(FunctionalState Newstate);
|
||||
void TIM1_SelectOnePulseMode(u16 TIM1_OPMode);
|
||||
void TIM1_SelectOutputTrigger(u16 TIM1_TRGOSource);
|
||||
void TIM1_SelectSlaveMode(u16 TIM1_SlaveMode);
|
||||
void TIM1_SelectMasterSlaveMode(u16 TIM1_MasterSlaveMode);
|
||||
void TIM1_EncoderInterfaceConfig(u16 TIM1_EncoderMode, u16 TIM1_IC1Polarity,
|
||||
u16 TIM1_IC2Polarity);
|
||||
void TIM1_PrescalerConfig(u16 Prescaler, u16 TIM1_PSCReloadMode);
|
||||
void TIM1_CounterModeConfig(u16 TIM1_CounterMode);
|
||||
void TIM1_ForcedOC1Config(u16 TIM1_ForcedAction);
|
||||
void TIM1_ForcedOC2Config(u16 TIM1_ForcedAction);
|
||||
void TIM1_ForcedOC3Config(u16 TIM1_ForcedAction);
|
||||
void TIM1_ForcedOC4Config(u16 TIM1_ForcedAction);
|
||||
void TIM1_ARRPreloadConfig(FunctionalState Newstate);
|
||||
void TIM1_SelectCOM(FunctionalState Newstate);
|
||||
void TIM1_SelectCCDMA(FunctionalState Newstate);
|
||||
void TIM1_CCPreloadControl(FunctionalState Newstate);
|
||||
void TIM1_OC1PreloadConfig(u16 TIM1_OCPreload);
|
||||
void TIM1_OC2PreloadConfig(u16 TIM1_OCPreload);
|
||||
void TIM1_OC3PreloadConfig(u16 TIM1_OCPreload);
|
||||
void TIM1_OC4PreloadConfig(u16 TIM1_OCPreload);
|
||||
void TIM1_OC1FastConfig(u16 TIM1_OCFast);
|
||||
void TIM1_OC2FastConfig(u16 TIM1_OCFast);
|
||||
void TIM1_OC3FastConfig(u16 TIM1_OCFast);
|
||||
void TIM1_OC4FastConfig(u16 TIM1_OCFast);
|
||||
void TIM1_GenerateEvent(u16 TIM1_EventSource);
|
||||
void TIM1_OC1PolarityConfig(u16 TIM1_OCPolarity);
|
||||
void TIM1_OC1NPolarityConfig(u16 TIM1_OCPolarity);
|
||||
void TIM1_OC2PolarityConfig(u16 TIM1_OCPolarity);
|
||||
void TIM1_OC2NPolarityConfig(u16 TIM1_OCPolarity);
|
||||
void TIM1_OC3PolarityConfig(u16 TIM1_OCPolarity);
|
||||
void TIM1_OC3NPolarityConfig(u16 TIM1_OCPolarity);
|
||||
void TIM1_OC4PolarityConfig(u16 TIM1_OCPolarity);
|
||||
void TIM1_CCxCmd(u16 TIM1_Channel, FunctionalState Newstate);
|
||||
void TIM1_CCxNCmd(u16 TIM1_Channel, FunctionalState Newstate);
|
||||
void TIM1_SelectOCxM(u16 TIM1_Channel, u16 TIM1_OCMode);
|
||||
void TIM1_SetAutoreload(u16 Autoreload);
|
||||
void TIM1_SetCompare1(u16 Compare1);
|
||||
void TIM1_SetCompare2(u16 Compare2);
|
||||
void TIM1_SetCompare3(u16 Compare3);
|
||||
void TIM1_SetCompare4(u16 Compare4);
|
||||
void TIM1_SetIC1Prescaler(u16 TIM1_IC1Prescaler);
|
||||
void TIM1_SetIC2Prescaler(u16 TIM1_IC2Prescaler);
|
||||
void TIM1_SetIC3Prescaler(u16 TIM1_IC3Prescaler);
|
||||
void TIM1_SetIC4Prescaler(u16 TIM1_IC4Prescaler);
|
||||
void TIM1_SetClockDivision(u16 TIM1_CKD);
|
||||
u16 TIM1_GetCapture1(void);
|
||||
u16 TIM1_GetCapture2(void);
|
||||
u16 TIM1_GetCapture3(void);
|
||||
u16 TIM1_GetCapture4(void);
|
||||
u16 TIM1_GetCounter(void);
|
||||
u16 TIM1_GetPrescaler(void);
|
||||
FlagStatus TIM1_GetFlagStatus(u16 TIM1_FLAG);
|
||||
void TIM1_ClearFlag(u16 TIM1_Flag);
|
||||
ITStatus TIM1_GetITStatus(u16 TIM1_IT);
|
||||
void TIM1_ClearITPendingBit(u16 TIM1_IT);
|
||||
|
||||
#endif /*__STM32F10x_TIM1_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,76 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_type.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the common data types used for the
|
||||
* STM32F10x firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_TYPE_H
|
||||
#define __STM32F10x_TYPE_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
typedef signed long s32;
|
||||
typedef signed short s16;
|
||||
typedef signed char s8;
|
||||
|
||||
typedef volatile signed long vs32;
|
||||
typedef volatile signed short vs16;
|
||||
typedef volatile signed char vs8;
|
||||
|
||||
typedef unsigned long u32;
|
||||
typedef unsigned short u16;
|
||||
typedef unsigned char u8;
|
||||
|
||||
typedef unsigned long const uc32; /* Read Only */
|
||||
typedef unsigned short const uc16; /* Read Only */
|
||||
typedef unsigned char const uc8; /* Read Only */
|
||||
|
||||
typedef volatile unsigned long vu32;
|
||||
typedef volatile unsigned short vu16;
|
||||
typedef volatile unsigned char vu8;
|
||||
|
||||
typedef volatile unsigned long const vuc32; /* Read Only */
|
||||
typedef volatile unsigned short const vuc16; /* Read Only */
|
||||
typedef volatile unsigned char const vuc8; /* Read Only */
|
||||
|
||||
typedef enum {FALSE = 0, TRUE = !FALSE} bool;
|
||||
|
||||
typedef enum {RESET = 0, SET = !RESET} FlagStatus, ITStatus;
|
||||
|
||||
typedef enum {DISABLE = 0, ENABLE = !DISABLE} FunctionalState;
|
||||
#define IS_FUNCTIONAL_STATE(STATE) ((STATE == DISABLE) || (STATE == ENABLE))
|
||||
|
||||
typedef enum {ERROR = 0, SUCCESS = !ERROR} ErrorStatus;
|
||||
|
||||
#define U8_MAX ((u8)255)
|
||||
#define S8_MAX ((s8)127)
|
||||
#define S8_MIN ((s8)-128)
|
||||
#define U16_MAX ((u16)65535u)
|
||||
#define S16_MAX ((s16)32767)
|
||||
#define S16_MIN ((s16)-32768)
|
||||
#define U32_MAX ((u32)4294967295uL)
|
||||
#define S32_MAX ((s32)2147483647)
|
||||
#define S32_MIN ((s32)2147483648uL)
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
|
||||
#endif /* __STM32F10x_TYPE_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,219 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_usart.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* USART firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_USART_H
|
||||
#define __STM32F10x_USART_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* UART Init Structure definition */
|
||||
typedef struct
|
||||
{
|
||||
u32 USART_BaudRate;
|
||||
u16 USART_WordLength;
|
||||
u16 USART_StopBits;
|
||||
u16 USART_Parity;
|
||||
u16 USART_HardwareFlowControl;
|
||||
u16 USART_Mode;
|
||||
u16 USART_Clock;
|
||||
u16 USART_CPOL;
|
||||
u16 USART_CPHA;
|
||||
u16 USART_LastBit;
|
||||
} USART_InitTypeDef;
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* USART Word Length ---------------------------------------------------------*/
|
||||
#define USART_WordLength_8b ((u16)0x0000)
|
||||
#define USART_WordLength_9b ((u16)0x1000)
|
||||
|
||||
#define IS_USART_WORD_LENGTH(LENGTH) ((LENGTH == USART_WordLength_8b) || \
|
||||
(LENGTH == USART_WordLength_9b))
|
||||
|
||||
/* USART Stop Bits -----------------------------------------------------------*/
|
||||
#define USART_StopBits_1 ((u16)0x0000)
|
||||
#define USART_StopBits_0_5 ((u16)0x1000)
|
||||
#define USART_StopBits_2 ((u16)0x2000)
|
||||
#define USART_StopBits_1_5 ((u16)0x3000)
|
||||
|
||||
#define IS_USART_STOPBITS(STOPBITS) ((STOPBITS == USART_StopBits_1) || \
|
||||
(STOPBITS == USART_StopBits_0_5) || \
|
||||
(STOPBITS == USART_StopBits_2) || \
|
||||
(STOPBITS == USART_StopBits_1_5))
|
||||
/* USART Parity --------------------------------------------------------------*/
|
||||
#define USART_Parity_No ((u16)0x0000)
|
||||
#define USART_Parity_Even ((u16)0x0400)
|
||||
#define USART_Parity_Odd ((u16)0x0600)
|
||||
|
||||
#define IS_USART_PARITY(PARITY) ((PARITY == USART_Parity_No) || \
|
||||
(PARITY == USART_Parity_Even) || \
|
||||
(PARITY == USART_Parity_Odd))
|
||||
|
||||
/* USART Hardware Flow Control -----------------------------------------------*/
|
||||
#define USART_HardwareFlowControl_None ((u16)0x0000)
|
||||
#define USART_HardwareFlowControl_RTS ((u16)0x0100)
|
||||
#define USART_HardwareFlowControl_CTS ((u16)0x0200)
|
||||
#define USART_HardwareFlowControl_RTS_CTS ((u16)0x0300)
|
||||
|
||||
#define IS_USART_HARDWARE_FLOW_CONTROL(CONTROL)\
|
||||
((CONTROL == USART_HardwareFlowControl_None) || \
|
||||
(CONTROL == USART_HardwareFlowControl_RTS) || \
|
||||
(CONTROL == USART_HardwareFlowControl_CTS) || \
|
||||
(CONTROL == USART_HardwareFlowControl_RTS_CTS))
|
||||
|
||||
/* USART Mode ----------------------------------------------------------------*/
|
||||
#define USART_Mode_Rx ((u16)0x0004)
|
||||
#define USART_Mode_Tx ((u16)0x0008)
|
||||
|
||||
#define IS_USART_MODE(MODE) (((MODE & (u16)0xFFF3) == 0x00) && (MODE != (u16)0x00))
|
||||
|
||||
/* USART Clock ---------------------------------------------------------------*/
|
||||
#define USART_Clock_Disable ((u16)0x0000)
|
||||
#define USART_Clock_Enable ((u16)0x0800)
|
||||
|
||||
#define IS_USART_CLOCK(CLOCK) ((CLOCK == USART_Clock_Disable) || \
|
||||
(CLOCK == USART_Clock_Enable))
|
||||
|
||||
/* USART Clock Polarity ------------------------------------------------------*/
|
||||
#define USART_CPOL_Low ((u16)0x0000)
|
||||
#define USART_CPOL_High ((u16)0x0400)
|
||||
|
||||
#define IS_USART_CPOL(CPOL) ((CPOL == USART_CPOL_Low) || (CPOL == USART_CPOL_High))
|
||||
|
||||
/* USART Clock Phase ---------------------------------------------------------*/
|
||||
#define USART_CPHA_1Edge ((u16)0x0000)
|
||||
#define USART_CPHA_2Edge ((u16)0x0200)
|
||||
#define IS_USART_CPHA(CPHA) ((CPHA == USART_CPHA_1Edge) || (CPHA == USART_CPHA_2Edge))
|
||||
|
||||
/* USART Last Bit ------------------------------------------------------------*/
|
||||
#define USART_LastBit_Disable ((u16)0x0000)
|
||||
#define USART_LastBit_Enable ((u16)0x0100)
|
||||
|
||||
#define IS_USART_LASTBIT(LASTBIT) ((LASTBIT == USART_LastBit_Disable) || \
|
||||
(LASTBIT == USART_LastBit_Enable))
|
||||
|
||||
/* USART Interrupt definition ------------------------------------------------*/
|
||||
#define USART_IT_PE ((u16)0x0028)
|
||||
#define USART_IT_TXE ((u16)0x0727)
|
||||
#define USART_IT_TC ((u16)0x0626)
|
||||
#define USART_IT_RXNE ((u16)0x0525)
|
||||
#define USART_IT_IDLE ((u16)0x0424)
|
||||
#define USART_IT_LBD ((u16)0x0846)
|
||||
#define USART_IT_CTS ((u16)0x096A)
|
||||
#define USART_IT_ERR ((u16)0x0060)
|
||||
#define USART_IT_ORE ((u16)0x0360)
|
||||
#define USART_IT_NE ((u16)0x0260)
|
||||
#define USART_IT_FE ((u16)0x0160)
|
||||
|
||||
#define IS_USART_CONFIG_IT(IT) ((IT == USART_IT_PE) || (IT == USART_IT_TXE) || \
|
||||
(IT == USART_IT_TC) || (IT == USART_IT_RXNE) || \
|
||||
(IT == USART_IT_IDLE) || (IT == USART_IT_LBD) || \
|
||||
(IT == USART_IT_CTS) || (IT == USART_IT_ERR))
|
||||
|
||||
#define IS_USART_IT(IT) ((IT == USART_IT_PE) || (IT == USART_IT_TXE) || \
|
||||
(IT == USART_IT_TC) || (IT == USART_IT_RXNE) || \
|
||||
(IT == USART_IT_IDLE) || (IT == USART_IT_LBD) || \
|
||||
(IT == USART_IT_CTS) || (IT == USART_IT_ORE) || \
|
||||
(IT == USART_IT_NE) || (IT == USART_IT_FE))
|
||||
|
||||
/* USART DMA Requests --------------------------------------------------------*/
|
||||
#define USART_DMAReq_Tx ((u16)0x0080)
|
||||
#define USART_DMAReq_Rx ((u16)0x0040)
|
||||
|
||||
#define IS_USART_DMAREQ(DMAREQ) (((DMAREQ & (u16)0xFF3F) == 0x00) && (DMAREQ != (u16)0x00))
|
||||
|
||||
/* USART WakeUp methods ------------------------------------------------------*/
|
||||
#define USART_WakeUp_IdleLine ((u16)0x0000)
|
||||
#define USART_WakeUp_AddressMark ((u16)0x0800)
|
||||
|
||||
#define IS_USART_WAKEUP(WAKEUP) ((WAKEUP == USART_WakeUp_IdleLine) || \
|
||||
(WAKEUP == USART_WakeUp_AddressMark))
|
||||
|
||||
/* USART LIN Break Detection Length ------------------------------------------*/
|
||||
#define USART_LINBreakDetectLength_10b ((u16)0x0000)
|
||||
#define USART_LINBreakDetectLength_11b ((u16)0x0020)
|
||||
|
||||
#define IS_USART_LIN_BREAK_DETECT_LENGTH(LENGTH) \
|
||||
((LENGTH == USART_LINBreakDetectLength_10b) || \
|
||||
(LENGTH == USART_LINBreakDetectLength_11b))
|
||||
|
||||
/* USART IrDA Low Power ------------------------------------------------------*/
|
||||
#define USART_IrDAMode_LowPower ((u16)0x0004)
|
||||
#define USART_IrDAMode_Normal ((u16)0x0000)
|
||||
|
||||
#define IS_USART_IRDA_MODE(MODE) ((MODE == USART_IrDAMode_LowPower) || \
|
||||
(MODE == USART_IrDAMode_Normal))
|
||||
|
||||
/* USART Flags ---------------------------------------------------------------*/
|
||||
#define USART_FLAG_CTS ((u16)0x0200)
|
||||
#define USART_FLAG_LBD ((u16)0x0100)
|
||||
#define USART_FLAG_TXE ((u16)0x0080)
|
||||
#define USART_FLAG_TC ((u16)0x0040)
|
||||
#define USART_FLAG_RXNE ((u16)0x0020)
|
||||
#define USART_FLAG_IDLE ((u16)0x0010)
|
||||
#define USART_FLAG_ORE ((u16)0x0008)
|
||||
#define USART_FLAG_NE ((u16)0x0004)
|
||||
#define USART_FLAG_FE ((u16)0x0002)
|
||||
#define USART_FLAG_PE ((u16)0x0001)
|
||||
|
||||
#define IS_USART_FLAG(FLAG) ((FLAG == USART_FLAG_PE) || (FLAG == USART_FLAG_TXE) || \
|
||||
(FLAG == USART_FLAG_TC) || (FLAG == USART_FLAG_RXNE) || \
|
||||
(FLAG == USART_FLAG_IDLE) || (FLAG == USART_FLAG_LBD) || \
|
||||
(FLAG == USART_FLAG_CTS) || (FLAG == USART_FLAG_ORE) || \
|
||||
(FLAG == USART_FLAG_NE) || (FLAG == USART_FLAG_FE))
|
||||
|
||||
#define IS_USART_CLEAR_FLAG(FLAG) (((FLAG & (u16)0xFC00) == 0x00) && (FLAG != (u16)0x00))
|
||||
|
||||
#define IS_USART_ADDRESS(ADDRESS) (ADDRESS <= 0xF)
|
||||
#define IS_USART_DATA(DATA) (DATA <= 0x1FF)
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void USART_DeInit(USART_TypeDef* USARTx);
|
||||
void USART_Init(USART_TypeDef* USARTx, USART_InitTypeDef* USART_InitStruct);
|
||||
void USART_StructInit(USART_InitTypeDef* USART_InitStruct);
|
||||
void USART_Cmd(USART_TypeDef* USARTx, FunctionalState NewState);
|
||||
void USART_ITConfig(USART_TypeDef* USARTx, u16 USART_IT, FunctionalState NewState);
|
||||
void USART_DMACmd(USART_TypeDef* USARTx, u16 USART_DMAReq, FunctionalState NewState);
|
||||
void USART_SetAddress(USART_TypeDef* USARTx, u8 USART_Address);
|
||||
void USART_WakeUpConfig(USART_TypeDef* USARTx, u16 USART_WakeUp);
|
||||
void USART_ReceiverWakeUpCmd(USART_TypeDef* USARTx, FunctionalState NewState);
|
||||
void USART_LINBreakDetectLengthConfig(USART_TypeDef* USARTx, u16 USART_LINBreakDetectLength);
|
||||
void USART_LINCmd(USART_TypeDef* USARTx, FunctionalState NewState);
|
||||
void USART_SendData(USART_TypeDef* USARTx, u16 Data);
|
||||
u16 USART_ReceiveData(USART_TypeDef* USARTx);
|
||||
void USART_SendBreak(USART_TypeDef* USARTx);
|
||||
void USART_SetGuardTime(USART_TypeDef* USARTx, u8 USART_GuardTime);
|
||||
void USART_SetPrescaler(USART_TypeDef* USARTx, u8 USART_Prescaler);
|
||||
void USART_SmartCardCmd(USART_TypeDef* USARTx, FunctionalState NewState);
|
||||
void USART_SmartCardNACKCmd(USART_TypeDef* USARTx, FunctionalState NewState);
|
||||
void USART_HalfDuplexCmd(USART_TypeDef* USARTx, FunctionalState NewState);
|
||||
void USART_IrDAConfig(USART_TypeDef* USARTx, u16 USART_IrDAMode);
|
||||
void USART_IrDACmd(USART_TypeDef* USARTx, FunctionalState NewState);
|
||||
FlagStatus USART_GetFlagStatus(USART_TypeDef* USARTx, u16 USART_FLAG);
|
||||
void USART_ClearFlag(USART_TypeDef* USARTx, u16 USART_FLAG);
|
||||
ITStatus USART_GetITStatus(USART_TypeDef* USARTx, u16 USART_IT);
|
||||
void USART_ClearITPendingBit(USART_TypeDef* USARTx, u16 USART_IT);
|
||||
|
||||
#endif /* __STM32F10x_USART_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,58 @@
|
|||
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
|
||||
* File Name : stm32f10x_wwdg.h
|
||||
* Author : MCD Application Team
|
||||
* Date First Issued : 09/29/2006
|
||||
* Description : This file contains all the functions prototypes for the
|
||||
* WWDG firmware library.
|
||||
********************************************************************************
|
||||
* History:
|
||||
* 04/02/2007: V0.2
|
||||
* 02/05/2007: V0.1
|
||||
* 09/29/2006: V0.01
|
||||
********************************************************************************
|
||||
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F10x_WWDG_H
|
||||
#define __STM32F10x_WWDG_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_map.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* WWDG Prescaler */
|
||||
#define WWDG_Prescaler_1 ((u32)0x00000000)
|
||||
#define WWDG_Prescaler_2 ((u32)0x00000080)
|
||||
#define WWDG_Prescaler_4 ((u32)0x00000100)
|
||||
#define WWDG_Prescaler_8 ((u32)0x00000180)
|
||||
|
||||
#define IS_WWDG_PRESCALER(PRESCALER) ((PRESCALER == WWDG_Prescaler_1) || \
|
||||
(PRESCALER == WWDG_Prescaler_2) || \
|
||||
(PRESCALER == WWDG_Prescaler_4) || \
|
||||
(PRESCALER == WWDG_Prescaler_8))
|
||||
|
||||
#define IS_WWDG_WINDOW_VALUE(VALUE) (VALUE <= 0x7F)
|
||||
|
||||
#define IS_WWDG_COUNTER(COUNTER) ((COUNTER >= 0x40) && (COUNTER <= 0x7F))
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void WWDG_DeInit(void);
|
||||
void WWDG_SetPrescaler(u32 WWDG_Prescaler);
|
||||
void WWDG_SetWindowValue(u8 WindowValue);
|
||||
void WWDG_EnableIT(void);
|
||||
void WWDG_SetCounter(u8 Counter);
|
||||
void WWDG_Enable(u8 Counter);
|
||||
FlagStatus WWDG_GetFlagStatus(void);
|
||||
void WWDG_ClearFlag(void);
|
||||
|
||||
#endif /* __STM32F10x_WWDG_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2007 STMicroelectronics *****END OF FILE****/
|
1118
FreeRTOS/Demo/Common/drivers/ST/STM32F10xFWLib/inc/stm32fxxx_eth.h
Normal file
1118
FreeRTOS/Demo/Common/drivers/ST/STM32F10xFWLib/inc/stm32fxxx_eth.h
Normal file
File diff suppressed because it is too large
Load diff
|
@ -0,0 +1,58 @@
|
|||
/******************** (C) COPYRIGHT 2008 STMicroelectronics ********************
|
||||
* File Name : stm32f_eth_conf.h
|
||||
* Author : MCD Application Team
|
||||
* Version : VX.Y.Z
|
||||
* Date : mm/dd/2008
|
||||
* Description : ETHERNET firmware library configuration file.
|
||||
********************************************************************************
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32F_ETH_CONF_H
|
||||
#define __STM32F_ETH_CONF_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32f10x_type.h"
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* Uncomment the line below to compile the ETHERNET firmware library in DEBUG mode,
|
||||
this will expanse the "assert_param" macro in the firmware library code (see
|
||||
"Exported macro" section below) */
|
||||
/*#define ETH_DEBUG 1*/
|
||||
|
||||
/* Comment the line below to disable the specific peripheral inclusion */
|
||||
/************************************* ETHERNET *******************************/
|
||||
#define _ETH_MAC
|
||||
//#define _ETH_PTP
|
||||
//#define _ETH_MMC
|
||||
#define _ETH_DMA
|
||||
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
#ifdef ETH_DEBUG
|
||||
/*******************************************************************************
|
||||
* Macro Name : eth_assert_param
|
||||
* Description : The eth_assert_param macro is used for ethernet function's parameters
|
||||
* check.
|
||||
* It is used only if the ethernet library is compiled in DEBUG mode.
|
||||
* Input : - expr: If expr is false, it calls assert_failed function
|
||||
* which reports the name of the source file and the source
|
||||
* line number of the call that failed.
|
||||
* If expr is true, it returns no value.
|
||||
* Return : None
|
||||
*******************************************************************************/
|
||||
#define eth_assert_param(expr) ((expr) ? (void)0 : assert_failed((u8 *)__FILE__, __LINE__))
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void assert_failed(u8* file, u32 line);
|
||||
#else
|
||||
#define eth_assert_param(expr) ((void)0)
|
||||
#endif /* ETH_DEBUG */
|
||||
|
||||
#endif /* __STM32F_ETH_CONF_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2008 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,39 @@
|
|||
/******************** (C) COPYRIGHT 2008 STMicroelectronics ********************
|
||||
* File Name : stm32fxxx_eth_lib.h
|
||||
* Author : MCD Application Team
|
||||
* Version : V2.0.2
|
||||
* Date : 07/11/2008
|
||||
* Description : This file includes the peripherals header files in the
|
||||
* user application.
|
||||
********************************************************************************
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32FXXX_ETH_LIB_H
|
||||
#define __STM32FXXX_ETH_LIB_H
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
#include "stm32fxxx_eth_map.h"
|
||||
|
||||
#ifdef _ETH_MAC
|
||||
//RP_Modif
|
||||
#include "ipport.h"
|
||||
#include "netbuf.h"
|
||||
#include "stm32fxxx_eth.h"
|
||||
#endif /*_ETH_MAC */
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
void eth_debug(void);
|
||||
|
||||
#endif /* __STM32FXXX_ETH_LIB_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2008 STMicroelectronics *****END OF FILE****/
|
|
@ -0,0 +1,593 @@
|
|||
/******************** (C) COPYRIGHT 2008 STMicroelectronics ********************
|
||||
* File Name : stm32fxxx_eth_map.h
|
||||
* Author : MCD Application Team
|
||||
* Version : VX.Y.Z
|
||||
* Date : mm/dd/2008
|
||||
* Description : This file contains all ETHERNET peripheral register's
|
||||
* definitions and memory mapping.
|
||||
********************************************************************************
|
||||
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
|
||||
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
|
||||
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
|
||||
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
|
||||
* CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
|
||||
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
|
||||
*******************************************************************************/
|
||||
|
||||
/* Define to prevent recursive inclusion -------------------------------------*/
|
||||
#ifndef __STM32FXXX_ETH_MAP_H
|
||||
#define __STM32FXXX_ETH_MAP_H
|
||||
|
||||
#ifndef EXT
|
||||
#define EXT extern
|
||||
#endif /* EXT */
|
||||
|
||||
/* Includes ------------------------------------------------------------------*/
|
||||
|
||||
#include "stm32fxxx_eth_conf.h"
|
||||
#include "stm32f10x_type.h"
|
||||
|
||||
/* Exported types ------------------------------------------------------------*/
|
||||
/******************************************************************************/
|
||||
/* Ethernet Peripheral registers structures */
|
||||
/******************************************************************************/
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu32 MACCR;
|
||||
vu32 MACFFR;
|
||||
vu32 MACHTHR;
|
||||
vu32 MACHTLR;
|
||||
vu32 MACMIIAR;
|
||||
vu32 MACMIIDR;
|
||||
vu32 MACFCR;
|
||||
vu32 MACVLANTR;
|
||||
vu32 RESERVED0[2];
|
||||
vu32 MACRWUFFR;
|
||||
vu32 MACPMTCSR;
|
||||
vu32 RESERVED1[2];
|
||||
vu32 MACSR;
|
||||
vu32 MACIMR;
|
||||
vu32 MACA0HR;
|
||||
vu32 MACA0LR;
|
||||
vu32 MACA1HR;
|
||||
vu32 MACA1LR;
|
||||
vu32 MACA2HR;
|
||||
vu32 MACA2LR;
|
||||
vu32 MACA3HR;
|
||||
vu32 MACA3LR;
|
||||
} ETH_MAC_TypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu32 MMCCR;
|
||||
vu32 MMCRIR;
|
||||
vu32 MMCTIR;
|
||||
vu32 MMCRIMR;
|
||||
vu32 MMCTIMR;
|
||||
vu32 RESERVED0[14];
|
||||
vu32 MMCTGFSCCR;
|
||||
vu32 MMCTGFMSCCR;
|
||||
vu32 RESERVED1[5];
|
||||
vu32 MMCTGFCR;
|
||||
vu32 RESERVED2[10];
|
||||
vu32 MMCRFCECR;
|
||||
vu32 MMCRFAER;
|
||||
vu32 RESERVED3[10];
|
||||
vu32 MMCRGUFCR;
|
||||
} ETH_MMC_TypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu32 PTPTSCR;
|
||||
vu32 PTPSSIR;
|
||||
vu32 PTPTSHR;
|
||||
vu32 PTPTSLR;
|
||||
vu32 PTPTSHUR;
|
||||
vu32 PTPTSLUR;
|
||||
vu32 PTPTSAR;
|
||||
vu32 PTPTTHR;
|
||||
vu32 PTPTTLR;
|
||||
} ETH_PTP_TypeDef;
|
||||
|
||||
typedef struct
|
||||
{
|
||||
vu32 DMABMR;
|
||||
vu32 DMATPDR;
|
||||
vu32 DMARPDR;
|
||||
vu32 DMARDLAR;
|
||||
vu32 DMATDLAR;
|
||||
vu32 DMASR;
|
||||
vu32 DMAOMR;
|
||||
vu32 DMAIER;
|
||||
vu32 DMAMFBOCR;
|
||||
vu32 RESERVED0[9];
|
||||
vu32 DMACHTDR;
|
||||
vu32 DMACHRDR;
|
||||
vu32 DMACHTBAR;
|
||||
vu32 DMACHRBAR;
|
||||
} ETH_DMA_TypeDef;
|
||||
|
||||
/******************************************************************************/
|
||||
/* Ethernet MAC Registers bits definitions */
|
||||
/******************************************************************************/
|
||||
//#define IPNAME_REGNAME_BITNAME /* BIT MASK */
|
||||
|
||||
/* Bit definition for Ethernet MAC Control Register register */
|
||||
#define ETH_MACCR_WD ((u32)0x00800000) /* Watchdog disable */
|
||||
#define ETH_MACCR_JD ((u32)0x00400000) /* Jabber disable */
|
||||
#define ETH_MACCR_JFE ((u32)0x00100000) /* Jumbo frame enable */
|
||||
#define ETH_MACCR_IFG ((u32)0x000E0000) /* Inter-frame gap */
|
||||
#define ETH_MACCR_IFG_96Bit ((u32)0x00000000) /* Minimum IFG between frames during transmission is 96Bit */
|
||||
#define ETH_MACCR_IFG_88Bit ((u32)0x00020000) /* Minimum IFG between frames during transmission is 88Bit */
|
||||
#define ETH_MACCR_IFG_80Bit ((u32)0x00040000) /* Minimum IFG between frames during transmission is 80Bit */
|
||||
#define ETH_MACCR_IFG_72Bit ((u32)0x00060000) /* Minimum IFG between frames during transmission is 72Bit */
|
||||
#define ETH_MACCR_IFG_64Bit ((u32)0x00080000) /* Minimum IFG between frames during transmission is 64Bit */
|
||||
#define ETH_MACCR_IFG_56Bit ((u32)0x000A0000) /* Minimum IFG between frames during transmission is 56Bit */
|
||||
#define ETH_MACCR_IFG_48Bit ((u32)0x000C0000) /* Minimum IFG between frames during transmission is 48Bit */
|
||||
#define ETH_MACCR_IFG_40Bit ((u32)0x000E0000) /* Minimum IFG between frames during transmission is 40Bit */
|
||||
#define ETH_MACCR_CSD ((u32)0x00010000) /* Carrier sense disable (during transmission) */
|
||||
#define ETH_MACCR_FES ((u32)0x00004000) /* Fast ethernet speed */
|
||||
#define ETH_MACCR_ROD ((u32)0x00002000) /* Receive own disable */
|
||||
#define ETH_MACCR_LM ((u32)0x00001000) /* loopback mode */
|
||||
#define ETH_MACCR_DM ((u32)0x00000800) /* Duplex mode */
|
||||
#define ETH_MACCR_IPCO ((u32)0x00000400) /* IP Checksum offload */
|
||||
#define ETH_MACCR_RD ((u32)0x00000200) /* Retry disable */
|
||||
#define ETH_MACCR_APCS ((u32)0x00000080) /* Automatic Pad/CRC stripping */
|
||||
#define ETH_MACCR_BL ((u32)0x00000060) /* Back-off limit: random integer number (r) of slot time delays before rescheduling
|
||||
a transmission attempt during retries after a collision: 0 =< r <2^k */
|
||||
#define ETH_MACCR_BL_10 ((u32)0x00000000) /* k = min (n, 10) */
|
||||
#define ETH_MACCR_BL_8 ((u32)0x00000020) /* k = min (n, 8) */
|
||||
#define ETH_MACCR_BL_4 ((u32)0x00000040) /* k = min (n, 4) */
|
||||
#define ETH_MACCR_BL_1 ((u32)0x00000060) /* k = min (n, 1) */
|
||||
#define ETH_MACCR_DC ((u32)0x00000010) /* Defferal check */
|
||||
#define ETH_MACCR_TE ((u32)0x00000008) /* Transmitter enable */
|
||||
#define ETH_MACCR_RE ((u32)0x00000004) /* Receiver enable */
|
||||
|
||||
/* Bit definition for Ethernet MAC Frame Filter Register */
|
||||
#define ETH_MACFFR_RA ((u32)0x80000000) /* Receive all */
|
||||
#define ETH_MACFFR_HPF ((u32)0x00000400) /* Hash or perfect filter */
|
||||
#define ETH_MACFFR_SAF ((u32)0x00000200) /* Source address filter enable */
|
||||
#define ETH_MACFFR_SAIF ((u32)0x00000100) /* SA inverse filtering */
|
||||
#define ETH_MACFFR_PCF ((u32)0x000000C0) /* Pass control frames: 3 cases */
|
||||
#define ETH_MACFFR_PCF_BlockAll ((u32)0x00000040) /* MAC filters all control frames from reaching the application */
|
||||
#define ETH_MACFFR_PCF_ForwardAll ((u32)0x00000080) /* MAC forwards all control frames to application even if they fail the Address Filter */
|
||||
#define ETH_MACFFR_PCF_ForwardPassedAddrFilter ((u32)0x000000C0) /* MAC forwards control frames that pass the Address Filter. */
|
||||
#define ETH_MACFFR_BFD ((u32)0x00000020) /* Broadcast frame disable */
|
||||
#define ETH_MACFFR_PAM ((u32)0x00000010) /* Pass all mutlicast */
|
||||
#define ETH_MACFFR_DAIF ((u32)0x00000008) /* DA Inverse filtering */
|
||||
#define ETH_MACFFR_HM ((u32)0x00000004) /* Hash multicast */
|
||||
#define ETH_MACFFR_HU ((u32)0x00000002) /* Hash unicast */
|
||||
#define ETH_MACFFR_PM ((u32)0x00000001) /* Promiscuous mode */
|
||||
|
||||
/* Bit definition for Ethernet MAC Hash Table High Register */
|
||||
#define ETH_MACHTHR_HTH ((u32)0xFFFFFFFF) /* Hash table high */
|
||||
|
||||
/* Bit definition for Ethernet MAC Hash Table Low Register */
|
||||
#define ETH_MACHTLR_HTL ((u32)0xFFFFFFFF) /* Hash table low */
|
||||
|
||||
/* Bit definition for Ethernet MAC MII Address Register */
|
||||
#define ETH_MACMIIAR_PA ((u32)0x0000F800) /* Physical layer address */
|
||||
#define ETH_MACMIIAR_MR ((u32)0x000007C0) /* MII register in the selected PHY */
|
||||
#define ETH_MACMIIAR_CR ((u32)0x0000001C) /* CR clock range: 6 cases */
|
||||
#define ETH_MACMIIAR_CR_Div42 ((u32)0x00000000) /* HCLK:60-72 MHz; MDC clock= HCLK/42 */
|
||||
#define ETH_MACMIIAR_CR_Div16 ((u32)0x00000008) /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
|
||||
#define ETH_MACMIIAR_CR_Div26 ((u32)0x0000000C) /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
|
||||
#define ETH_MACMIIAR_MW ((u32)0x00000002) /* MII write */
|
||||
#define ETH_MACMIIAR_MB ((u32)0x00000001) /* MII busy */
|
||||
|
||||
/* Bit definition for Ethernet MAC MII Data Register */
|
||||
#define ETH_MACMIIDR_MD ((u32)0x0000FFFF) /* MII data: read/write data from/to PHY */
|
||||
|
||||
/* Bit definition for Ethernet MAC Flow Control Register */
|
||||
#define ETH_MACFCR_PT ((u32)0xFFFF0000) /* Pause time */
|
||||
#define ETH_MACFCR_ZQPD ((u32)0x00000080) /* Zero-quanta pause disable */
|
||||
#define ETH_MACFCR_PLT ((u32)0x00000030) /* Pause low threshold: 4 cases */
|
||||
#define ETH_MACFCR_PLT_Minus4 ((u32)0x00000000) /* Pause time minus 4 slot times */
|
||||
#define ETH_MACFCR_PLT_Minus28 ((u32)0x00000010) /* Pause time minus 28 slot times */
|
||||
#define ETH_MACFCR_PLT_Minus144 ((u32)0x00000020) /* Pause time minus 144 slot times */
|
||||
#define ETH_MACFCR_PLT_Minus256 ((u32)0x00000030) /* Pause time minus 256 slot times */
|
||||
#define ETH_MACFCR_UPFD ((u32)0x00000008) /* Unicast pause frame detect */
|
||||
#define ETH_MACFCR_RFCE ((u32)0x00000004) /* Receive flow control enable */
|
||||
#define ETH_MACFCR_TFCE ((u32)0x00000002) /* Transmit flow control enable */
|
||||
#define ETH_MACFCR_FCBBPA ((u32)0x00000001) /* Flow control busy/backpressure activate */
|
||||
|
||||
/* Bit definition for Ethernet MAC VLAN Tag Register */
|
||||
#define ETH_MACVLANTR_VLANTC ((u32)0x00010000) /* 12-bit VLAN tag comparison */
|
||||
#define ETH_MACVLANTR_VLANTI ((u32)0x0000FFFF) /* VLAN tag identifier (for receive frames) */
|
||||
|
||||
/* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
|
||||
#define ETH_MACRWUFFR_D ((u32)0xFFFFFFFF) /* Wake-up frame filter register data */
|
||||
/* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
|
||||
Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
|
||||
/* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
|
||||
Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
|
||||
Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
|
||||
Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
|
||||
Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
|
||||
RSVD - Filter1 Command - RSVD - Filter0 Command
|
||||
Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
|
||||
Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
|
||||
Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
|
||||
|
||||
/* Bit definition for Ethernet MAC PMT Control and Status Register */
|
||||
#define ETH_MACPMTCSR_WFFRPR ((u32)0x80000000) /* Wake-Up Frame Filter Register Pointer Reset */
|
||||
#define ETH_MACPMTCSR_GU ((u32)0x00000200) /* Global Unicast */
|
||||
#define ETH_MACPMTCSR_WFR ((u32)0x00000040) /* Wake-Up Frame Received */
|
||||
#define ETH_MACPMTCSR_MPR ((u32)0x00000020) /* Magic Packet Received */
|
||||
#define ETH_MACPMTCSR_WFE ((u32)0x00000004) /* Wake-Up Frame Enable */
|
||||
#define ETH_MACPMTCSR_MPE ((u32)0x00000002) /* Magic Packet Enable */
|
||||
#define ETH_MACPMTCSR_PD ((u32)0x00000001) /* Power Down */
|
||||
|
||||
/* Bit definition for Ethernet MAC Status Register */
|
||||
#define ETH_MACSR_TSTS ((u32)0x00000200) /* Time stamp trigger status */
|
||||
#define ETH_MACSR_MMCTS ((u32)0x00000040) /* MMC transmit status */
|
||||
#define ETH_MACSR_MMMCRS ((u32)0x00000020) /* MMC receive status */
|
||||
#define ETH_MACSR_MMCS ((u32)0x00000010) /* MMC status */
|
||||
#define ETH_MACSR_PMTS ((u32)0x00000008) /* PMT status */
|
||||
|
||||
/* Bit definition for Ethernet MAC Interrupt Mask Register */
|
||||
#define ETH_MACIMR_TSTIM ((u32)0x00000200) /* Time stamp trigger interrupt mask */
|
||||
#define ETH_MACIMR_PMTIM ((u32)0x00000008) /* PMT interrupt mask */
|
||||
|
||||
/* Bit definition for Ethernet MAC Address0 High Register */
|
||||
#define ETH_MACA0HR_MACA0H ((u32)0x0000FFFF) /* MAC address0 high */
|
||||
|
||||
/* Bit definition for Ethernet MAC Address0 Low Register */
|
||||
#define ETH_MACA0LR_MACA0L ((u32)0xFFFFFFFF) /* MAC address0 low */
|
||||
|
||||
/* Bit definition for Ethernet MAC Address1 High Register */
|
||||
#define ETH_MACA1HR_AE ((u32)0x80000000) /* Address enable */
|
||||
#define ETH_MACA1HR_SA ((u32)0x40000000) /* Source address */
|
||||
#define ETH_MACA1HR_MBC ((u32)0x3F000000) /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
|
||||
#define ETH_MACA1HR_MBC_HBits15_8 ((u32)0x20000000) /* Mask MAC Address high reg bits [15:8] */
|
||||
#define ETH_MACA1HR_MBC_HBits7_0 ((u32)0x10000000) /* Mask MAC Address high reg bits [7:0] */
|
||||
#define ETH_MACA1HR_MBC_LBits31_24 ((u32)0x08000000) /* Mask MAC Address low reg bits [31:24] */
|
||||
#define ETH_MACA1HR_MBC_LBits23_16 ((u32)0x04000000) /* Mask MAC Address low reg bits [23:16] */
|
||||
#define ETH_MACA1HR_MBC_LBits15_8 ((u32)0x02000000) /* Mask MAC Address low reg bits [15:8] */
|
||||
#define ETH_MACA1HR_MBC_LBits7_0 ((u32)0x01000000) /* Mask MAC Address low reg bits [7:0] */
|
||||
#define ETH_MACA1HR_MACA1H ((u32)0x0000FFFF) /* MAC address1 high */
|
||||
|
||||
/* Bit definition for Ethernet MAC Address1 Low Register */
|
||||
#define ETH_MACA1LR_MACA1L ((u32)0xFFFFFFFF) /* MAC address1 low */
|
||||
|
||||
/* Bit definition for Ethernet MAC Address2 High Register */
|
||||
#define ETH_MACA2HR_AE ((u32)0x80000000) /* Address enable */
|
||||
#define ETH_MACA2HR_SA ((u32)0x40000000) /* Source address */
|
||||
#define ETH_MACA2HR_MBC ((u32)0x3F000000) /* Mask byte control */
|
||||
#define ETH_MACA2HR_MBC_HBits15_8 ((u32)0x20000000) /* Mask MAC Address high reg bits [15:8] */
|
||||
#define ETH_MACA2HR_MBC_HBits7_0 ((u32)0x10000000) /* Mask MAC Address high reg bits [7:0] */
|
||||
#define ETH_MACA2HR_MBC_LBits31_24 ((u32)0x08000000) /* Mask MAC Address low reg bits [31:24] */
|
||||
#define ETH_MACA2HR_MBC_LBits23_16 ((u32)0x04000000) /* Mask MAC Address low reg bits [23:16] */
|
||||
#define ETH_MACA2HR_MBC_LBits15_8 ((u32)0x02000000) /* Mask MAC Address low reg bits [15:8] */
|
||||
#define ETH_MACA2HR_MBC_LBits7_0 ((u32)0x01000000) /* Mask MAC Address low reg bits [70] */
|
||||
#define ETH_MACA2HR_MACA2H ((u32)0x0000FFFF) /* MAC address1 high */
|
||||
|
||||
/* Bit definition for Ethernet MAC Address2 Low Register */
|
||||
#define ETH_MACA2LR_MACA2L ((u32)0xFFFFFFFF) /* MAC address2 low */
|
||||
|
||||
/* Bit definition for Ethernet MAC Address3 High Register */
|
||||
#define ETH_MACA3HR_AE ((u32)0x80000000) /* Address enable */
|
||||
#define ETH_MACA3HR_SA ((u32)0x40000000) /* Source address */
|
||||
#define ETH_MACA3HR_MBC ((u32)0x3F000000) /* Mask byte control */
|
||||
#define ETH_MACA2HR_MBC_HBits15_8 ((u32)0x20000000) /* Mask MAC Address high reg bits [15:8] */
|
||||
#define ETH_MACA2HR_MBC_HBits7_0 ((u32)0x10000000) /* Mask MAC Address high reg bits [7:0] */
|
||||
#define ETH_MACA2HR_MBC_LBits31_24 ((u32)0x08000000) /* Mask MAC Address low reg bits [31:24] */
|
||||
#define ETH_MACA2HR_MBC_LBits23_16 ((u32)0x04000000) /* Mask MAC Address low reg bits [23:16] */
|
||||
#define ETH_MACA2HR_MBC_LBits15_8 ((u32)0x02000000) /* Mask MAC Address low reg bits [15:8] */
|
||||
#define ETH_MACA2HR_MBC_LBits7_0 ((u32)0x01000000) /* Mask MAC Address low reg bits [70] */
|
||||
#define ETH_MACA3HR_MACA3H ((u32)0x0000FFFF) /* MAC address3 high */
|
||||
|
||||
/* Bit definition for Ethernet MAC Address3 Low Register */
|
||||
#define ETH_MACA3LR_MACA3L ((u32)0xFFFFFFFF) /* MAC address3 low */
|
||||
|
||||
/******************************************************************************/
|
||||
/* Ethernet MMC Registers bits definition */
|
||||
/******************************************************************************/
|
||||
|
||||
/* Bit definition for Ethernet MMC Contol Register */
|
||||
#define ETH_MMCCR_MCF ((u32)0x00000008) /* MMC Counter Freeze */
|
||||
#define ETH_MMCCR_ROR ((u32)0x00000004) /* Reset on Read */
|
||||
#define ETH_MMCCR_CSR ((u32)0x00000002) /* Counter Stop Rollover */
|
||||
#define ETH_MMCCR_CR ((u32)0x00000001) /* Counters Reset */
|
||||
|
||||
/* Bit definition for Ethernet MMC Receive Interrupt Register */
|
||||
#define ETH_MMCRIR_RGUFS ((u32)0x00020000) /* Set when Rx good unicast frames counter reaches half the maximum value */
|
||||
#define ETH_MMCRIR_RFAES ((u32)0x00000040) /* Set when Rx alignment error counter reaches half the maximum value */
|
||||
#define ETH_MMCRIR_RFCES ((u32)0x00000020) /* Set when Rx crc error counter reaches half the maximum value */
|
||||
|
||||
/* Bit definition for Ethernet MMC Transmit Interrupt Register */
|
||||
#define ETH_MMCTIR_TGFS ((u32)0x00200000) /* Set when Tx good frame count counter reaches half the maximum value */
|
||||
#define ETH_MMCTIR_TGFMSCS ((u32)0x00008000) /* Set when Tx good multi col counter reaches half the maximum value */
|
||||
#define ETH_MMCTIR_TGFSCS ((u32)0x00004000) /* Set when Tx good single col counter reaches half the maximum value */
|
||||
|
||||
/* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
|
||||
#define ETH_MMCRIMR_RGUFM ((u32)0x00020000) /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
|
||||
#define ETH_MMCRIMR_RFAEM ((u32)0x00000040) /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
|
||||
#define ETH_MMCRIMR_RFCEM ((u32)0x00000020) /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
|
||||
|
||||
/* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
|
||||
#define ETH_MMCTIMR_TGFM ((u32)0x00200000) /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
|
||||
#define ETH_MMCTIMR_TGFMSCM ((u32)0x00008000) /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
|
||||
#define ETH_MMCTIMR_TGFSCM ((u32)0x00004000) /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
|
||||
|
||||
/* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
|
||||
#define ETH_MMCTGFSCCR_TGFSCC ((u32)0xFFFFFFFF) /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
|
||||
|
||||
/* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
|
||||
#define ETH_MMCTGFMSCCR_TGFMSCC ((u32)0xFFFFFFFF) /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
|
||||
|
||||
/* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
|
||||
#define ETH_MMCTGFCR_TGFC ((u32)0xFFFFFFFF) /* Number of good frames transmitted. */
|
||||
|
||||
/* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
|
||||
#define ETH_MMCRFCECR_RFCEC ((u32)0xFFFFFFFF) /* Number of frames received with CRC error. */
|
||||
|
||||
/* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
|
||||
#define ETH_MMCRFAECR_RFAEC ((u32)0xFFFFFFFF) /* Number of frames received with alignment (dribble) error */
|
||||
|
||||
/* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
|
||||
#define ETH_MMCRGUFCR_RGUFC ((u32)0xFFFFFFFF) /* Number of good unicast frames received. */
|
||||
|
||||
/******************************************************************************/
|
||||
/* Ethernet PTP Registers bits definition */
|
||||
/******************************************************************************/
|
||||
|
||||
/* Bit definition for Ethernet PTP Time Stamp Contol Register */
|
||||
#define ETH_PTPTSCR_TSARU ((u32)0x00000020) /* Addend register update */
|
||||
#define ETH_PTPTSCR_TSITE ((u32)0x00000010) /* Time stamp interrupt trigger enable */
|
||||
#define ETH_PTPTSCR_TSSTU ((u32)0x00000008) /* Time stamp update */
|
||||
#define ETH_PTPTSCR_TSSTI ((u32)0x00000004) /* Time stamp initialize */
|
||||
#define ETH_PTPTSCR_TSFCU ((u32)0x00000002) /* Time stamp fine or coarse update */
|
||||
#define ETH_PTPTSCR_TSE ((u32)0x00000001) /* Time stamp enable */
|
||||
|
||||
/* Bit definition for Ethernet PTP Sub-Second Increment Register */
|
||||
#define ETH_PTPSSIR_STSSI ((u32)0x000000FF) /* System time Sub-second increment value */
|
||||
|
||||
/* Bit definition for Ethernet PTP Time Stamp High Register */
|
||||
#define ETH_PTPTSHR_STS ((u32)0xFFFFFFFF) /* System Time second */
|
||||
|
||||
/* Bit definition for Ethernet PTP Time Stamp Low Register */
|
||||
#define ETH_PTPTSLR_STPNS ((u32)0x80000000) /* System Time Positive or negative time */
|
||||
#define ETH_PTPTSLR_STSS ((u32)0x7FFFFFFF) /* System Time sub-seconds */
|
||||
|
||||
/* Bit definition for Ethernet PTP Time Stamp High Update Register */
|
||||
#define ETH_PTPTSHUR_TSUS ((u32)0xFFFFFFFF) /* Time stamp update seconds */
|
||||
|
||||
/* Bit definition for Ethernet PTP Time Stamp Low Update Register */
|
||||
#define ETH_PTPTSLUR_TSUPNS ((u32)0x80000000) /* Time stamp update Positive or negative time */
|
||||
#define ETH_PTPTSLUR_TSUSS ((u32)0x7FFFFFFF) /* Time stamp update sub-seconds */
|
||||
|
||||
/* Bit definition for Ethernet PTP Time Stamp Addend Register */
|
||||
#define ETH_PTPTSAR_TSA ((u32)0xFFFFFFFF) /* Time stamp addend */
|
||||
|
||||
/* Bit definition for Ethernet PTP Target Time High Register */
|
||||
#define ETH_PTPTTHR_TTSH ((u32)0xFFFFFFFF) /* Target time stamp high */
|
||||
|
||||
/* Bit definition for Ethernet PTP Target Time Low Register */
|
||||
#define ETH_PTPTTLR_TTSL ((u32)0xFFFFFFFF) /* Target time stamp low */
|
||||
|
||||
/******************************************************************************/
|
||||
/* Ethernet DMA Registers bits definition */
|
||||
/******************************************************************************/
|
||||
|
||||
/* Bit definition for Ethernet DMA Bus Mode Register */
|
||||
#define ETH_DMABMR_AAB ((u32)0x02000000) /* Address-Aligned beats */
|
||||
#define ETH_DMABMR_FPM ((u32)0x01000000) /* 4xPBL mode */
|
||||
#define ETH_DMABMR_USP ((u32)0x00800000) /* Use separate PBL */
|
||||
#define ETH_DMABMR_RDP ((u32)0x007E0000) /* RxDMA PBL */
|
||||
/* Values to be confirmed: maybe they are inversed */
|
||||
#define ETH_DMABMR_RDP_1Beat ((u32)0x00020000) /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
|
||||
#define ETH_DMABMR_RDP_2Beat ((u32)0x00040000) /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
|
||||
#define ETH_DMABMR_RDP_4Beat ((u32)0x00080000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
|
||||
#define ETH_DMABMR_RDP_8Beat ((u32)0x00100000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
|
||||
#define ETH_DMABMR_RDP_16Beat ((u32)0x00200000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
|
||||
#define ETH_DMABMR_RDP_32Beat ((u32)0x00400000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
|
||||
#define ETH_DMABMR_RDP_4xPBL_4Beat ((u32)0x01020000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
|
||||
#define ETH_DMABMR_RDP_4xPBL_8Beat ((u32)0x01040000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
|
||||
#define ETH_DMABMR_RDP_4xPBL_16Beat ((u32)0x01080000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
|
||||
#define ETH_DMABMR_RDP_4xPBL_32Beat ((u32)0x01100000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
|
||||
#define ETH_DMABMR_RDP_4xPBL_64Beat ((u32)0x01200000) /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
|
||||
#define ETH_DMABMR_RDP_4xPBL_128Beat ((u32)0x01400000) /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
|
||||
#define ETH_DMABMR_FB ((u32)0x00010000) /* Fixed Burst */
|
||||
#define ETH_DMABMR_RTPR ((u32)0x0000C000) /* Rx Tx priority ratio */
|
||||
#define ETH_DMABMR_RTPR_1_1 ((u32)0x00000000) /* Rx Tx priority ratio */
|
||||
#define ETH_DMABMR_RTPR_2_1 ((u32)0x00004000) /* Rx Tx priority ratio */
|
||||
#define ETH_DMABMR_RTPR_3_1 ((u32)0x00008000) /* Rx Tx priority ratio */
|
||||
#define ETH_DMABMR_RTPR_4_1 ((u32)0x0000C000) /* Rx Tx priority ratio */
|
||||
#define ETH_DMABMR_PBL ((u32)0x00003F00) /* Programmable burst length */
|
||||
/* Values to be confirmed: maybe they are inversed */
|
||||
#define ETH_DMABMR_PBL_1Beat ((u32)0x00000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
|
||||
#define ETH_DMABMR_PBL_2Beat ((u32)0x00000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
|
||||
#define ETH_DMABMR_PBL_4Beat ((u32)0x00000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
|
||||
#define ETH_DMABMR_PBL_8Beat ((u32)0x00000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
|
||||
#define ETH_DMABMR_PBL_16Beat ((u32)0x00001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
|
||||
#define ETH_DMABMR_PBL_32Beat ((u32)0x00002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
|
||||
#define ETH_DMABMR_PBL_4xPBL_4Beat ((u32)0x01000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
|
||||
#define ETH_DMABMR_PBL_4xPBL_8Beat ((u32)0x01000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
|
||||
#define ETH_DMABMR_PBL_4xPBL_16Beat ((u32)0x01000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
|
||||
#define ETH_DMABMR_PBL_4xPBL_32Beat ((u32)0x01000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
|
||||
#define ETH_DMABMR_PBL_4xPBL_64Beat ((u32)0x01001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
|
||||
#define ETH_DMABMR_PBL_4xPBL_128Beat ((u32)0x01002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
|
||||
#define ETH_DMABMR_DSL ((u32)0x0000007C) /* Descriptor Skip Length */
|
||||
#define ETH_DMABMR_DA ((u32)0x00000002) /* DMA arbitration scheme */
|
||||
#define ETH_DMABMR_SR ((u32)0x00000001) /* Software reset */
|
||||
|
||||
/* Bit definition for Ethernet DMA Transmit Poll Demand Register */
|
||||
#define ETH_DMATPDR_TPD ((u32)0xFFFFFFFF) /* Transmit poll demand */
|
||||
|
||||
/* Bit definition for Ethernet DMA Receive Poll Demand Register */
|
||||
#define ETH_DMARPDR_RPD ((u32)0xFFFFFFFF) /* Receive poll demand */
|
||||
|
||||
/* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
|
||||
#define ETH_DMARDLAR_SRL ((u32)0xFFFFFFFF) /* Start of receive list */
|
||||
|
||||
/* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
|
||||
#define ETH_DMATDLAR_STL ((u32)0xFFFFFFFF) /* Start of transmit list */
|
||||
|
||||
/* Bit definition for Ethernet DMA Status Register */
|
||||
#define ETH_DMASR_TSTS ((u32)0x20000000) /* Time-stamp trigger status */
|
||||
#define ETH_DMASR_PMTS ((u32)0x10000000) /* PMT status */
|
||||
#define ETH_DMASR_MMCS ((u32)0x08000000) /* MMC status */
|
||||
#define ETH_DMASR_EBS ((u32)0x03800000) /* Error bits status */
|
||||
/* combination with EBS[2:0] for GetFlagStatus function */
|
||||
#define ETH_DMASR_EBS_DescAccess ((u32)0x02000000) /* Error bits 0-data buffer, 1-desc. access */
|
||||
#define ETH_DMASR_EBS_ReadTransf ((u32)0x01000000) /* Error bits 0-write trnsf, 1-read transfr */
|
||||
#define ETH_DMASR_EBS_DataTransfTx ((u32)0x00800000) /* Error bits 0-Rx DMA, 1-Tx DMA */
|
||||
#define ETH_DMASR_TPS ((u32)0x00700000) /* Transmit process state */
|
||||
#define ETH_DMASR_TPS_Stopped ((u32)0x00000000) /* Stopped - Reset or Stop Tx Command issued */
|
||||
#define ETH_DMASR_TPS_Fetching ((u32)0x00100000) /* Running - fetching the Tx descriptor */
|
||||
#define ETH_DMASR_TPS_Waiting ((u32)0x00200000) /* Running - waiting for status */
|
||||
#define ETH_DMASR_TPS_Reading ((u32)0x00300000) /* Running - reading the data from host memory */
|
||||
#define ETH_DMASR_TPS_Suspended ((u32)0x00600000) /* Suspended - Tx Descriptor unavailabe */
|
||||
#define ETH_DMASR_TPS_Closing ((u32)0x00700000) /* Running - closing Rx descriptor */
|
||||
#define ETH_DMASR_RPS ((u32)0x000E0000) /* Receive process state */
|
||||
#define ETH_DMASR_RPS_Stopped ((u32)0x00000000) /* Stopped - Reset or Stop Rx Command issued */
|
||||
#define ETH_DMASR_RPS_Fetching ((u32)0x00020000) /* Running - fetching the Rx descriptor */
|
||||
#define ETH_DMASR_RPS_Waiting ((u32)0x00060000) /* Running - waiting for packet */
|
||||
#define ETH_DMASR_RPS_Suspended ((u32)0x00080000) /* Suspended - Rx Descriptor unavailable */
|
||||
#define ETH_DMASR_RPS_Closing ((u32)0x000A0000) /* Running - closing descriptor */
|
||||
#define ETH_DMASR_RPS_Queuing ((u32)0x000E0000) /* Running - queuing the recieve frame into host memory */
|
||||
#define ETH_DMASR_NIS ((u32)0x00010000) /* Normal interrupt summary */
|
||||
#define ETH_DMASR_AIS ((u32)0x00008000) /* Abnormal interrupt summary */
|
||||
#define ETH_DMASR_ERS ((u32)0x00004000) /* Early receive status */
|
||||
#define ETH_DMASR_FBES ((u32)0x00002000) /* Fatal bus error status */
|
||||
#define ETH_DMASR_ETS ((u32)0x00000400) /* Early transmit status */
|
||||
#define ETH_DMASR_RWTS ((u32)0x00000200) /* Receive watchdog timeout status */
|
||||
#define ETH_DMASR_RPSS ((u32)0x00000100) /* Receive process stopped status */
|
||||
#define ETH_DMASR_RBUS ((u32)0x00000080) /* Receive buffer unavailable status */
|
||||
#define ETH_DMASR_RS ((u32)0x00000040) /* Receive status */
|
||||
#define ETH_DMASR_TUS ((u32)0x00000020) /* Transmit underflow status */
|
||||
#define ETH_DMASR_ROS ((u32)0x00000010) /* Receive overflow status */
|
||||
#define ETH_DMASR_TJTS ((u32)0x00000008) /* Transmit jabber timeout status */
|
||||
#define ETH_DMASR_TBUS ((u32)0x00000004) /* Transmit buffer unavailable status */
|
||||
#define ETH_DMASR_TPSS ((u32)0x00000002) /* Transmit process stopped status */
|
||||
#define ETH_DMASR_TS ((u32)0x00000001) /* Transmit status */
|
||||
|
||||
/* Bit definition for Ethernet DMA Operation Mode Register */
|
||||
#define ETH_DMAOMR_DTCEFD ((u32)0x04000000) /* Disable Dropping of TCP/IP checksum error frames */
|
||||
#define ETH_DMAOMR_RSF ((u32)0x02000000) /* Receive store and forward */
|
||||
#define ETH_DMAOMR_DFRF ((u32)0x01000000) /* Disable flushing of received frames */
|
||||
#define ETH_DMAOMR_TSF ((u32)0x00200000) /* Transmit store and forward */
|
||||
#define ETH_DMAOMR_FTF ((u32)0x00100000) /* Flush transmit FIFO */
|
||||
#define ETH_DMAOMR_TTC ((u32)0x0001C000) /* Transmit threshold control */
|
||||
#define ETH_DMAOMR_TTC_64Bytes ((u32)0x00000000) /* threshold level of the MTL Transmit FIFO is 64 Bytes */
|
||||
#define ETH_DMAOMR_TTC_128Bytes ((u32)0x00004000) /* threshold level of the MTL Transmit FIFO is 128 Bytes */
|
||||
#define ETH_DMAOMR_TTC_192Bytes ((u32)0x00008000) /* threshold level of the MTL Transmit FIFO is 192 Bytes */
|
||||
#define ETH_DMAOMR_TTC_256Bytes ((u32)0x0000C000) /* threshold level of the MTL Transmit FIFO is 256 Bytes */
|
||||
#define ETH_DMAOMR_TTC_40Bytes ((u32)0x00010000) /* threshold level of the MTL Transmit FIFO is 40 Bytes */
|
||||
#define ETH_DMAOMR_TTC_32Bytes ((u32)0x00014000) /* threshold level of the MTL Transmit FIFO is 32 Bytes */
|
||||
#define ETH_DMAOMR_TTC_24Bytes ((u32)0x00018000) /* threshold level of the MTL Transmit FIFO is 24 Bytes */
|
||||
#define ETH_DMAOMR_TTC_16Bytes ((u32)0x0001C000) /* threshold level of the MTL Transmit FIFO is 16 Bytes */
|
||||
#define ETH_DMAOMR_ST ((u32)0x00002000) /* Start/stop transmission command */
|
||||
#define ETH_DMAOMR_FEF ((u32)0x00000080) /* Forward error frames */
|
||||
#define ETH_DMAOMR_FUGF ((u32)0x00000040) /* Forward undersized good frames */
|
||||
#define ETH_DMAOMR_RTC ((u32)0x00000018) /* receive threshold control */
|
||||
#define ETH_DMAOMR_RTC_64Bytes ((u32)0x00000000) /* threshold level of the MTL Receive FIFO is 64 Bytes */
|
||||
#define ETH_DMAOMR_RTC_32Bytes ((u32)0x00000008) /* threshold level of the MTL Receive FIFO is 32 Bytes */
|
||||
#define ETH_DMAOMR_RTC_96Bytes ((u32)0x00000010) /* threshold level of the MTL Receive FIFO is 96 Bytes */
|
||||
#define ETH_DMAOMR_RTC_128Bytes ((u32)0x00000018) /* threshold level of the MTL Receive FIFO is 128 Bytes */
|
||||
#define ETH_DMAOMR_OSF ((u32)0x00000004) /* operate on second frame */
|
||||
#define ETH_DMAOMR_SR ((u32)0x00000002) /* Start/stop receive */
|
||||
|
||||
/* Bit definition for Ethernet DMA Interrupt Enable Register */
|
||||
#define ETH_DMAIER_NISE ((u32)0x00010000) /* Normal interrupt summary enable */
|
||||
#define ETH_DMAIER_AISE ((u32)0x00008000) /* Abnormal interrupt summary enable */
|
||||
#define ETH_DMAIER_ERIE ((u32)0x00004000) /* Early receive interrupt enable */
|
||||
#define ETH_DMAIER_FBEIE ((u32)0x00002000) /* Fatal bus error interrupt enable */
|
||||
#define ETH_DMAIER_ETIE ((u32)0x00000400) /* Early transmit interrupt enable */
|
||||
#define ETH_DMAIER_RWTIE ((u32)0x00000200) /* Receive watchdog timeout interrupt enable */
|
||||
#define ETH_DMAIER_RPSIE ((u32)0x00000100) /* Receive process stopped interrupt enable */
|
||||
#define ETH_DMAIER_RBUIE ((u32)0x00000080) /* Receive buffer unavailable interrupt enable */
|
||||
#define ETH_DMAIER_RIE ((u32)0x00000040) /* Receive interrupt enable */
|
||||
#define ETH_DMAIER_TUIE ((u32)0x00000020) /* Transmit Underflow interrupt enable */
|
||||
#define ETH_DMAIER_ROIE ((u32)0x00000010) /* Receive Overflow interrupt enable */
|
||||
#define ETH_DMAIER_TJTIE ((u32)0x00000008) /* Transmit jabber timeout interrupt enable */
|
||||
#define ETH_DMAIER_TBUIE ((u32)0x00000004) /* Transmit buffer unavailable interrupt enable */
|
||||
#define ETH_DMAIER_TPSIE ((u32)0x00000002) /* Transmit process stopped interrupt enable */
|
||||
#define ETH_DMAIER_TIE ((u32)0x00000001) /* Transmit interrupt enable */
|
||||
|
||||
/* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
|
||||
#define ETH_DMAMFBOCR_OFOC ((u32)0x10000000) /* Overflow bit for FIFO overflow counter */
|
||||
#define ETH_DMAMFBOCR_MFA ((u32)0x0FFE0000) /* Number of frames missed by the application */
|
||||
#define ETH_DMAMFBOCR_OMFC ((u32)0x00010000) /* Overflow bit for missed frame counter */
|
||||
#define ETH_DMAMFBOCR_MFC ((u32)0x0000FFFF) /* Number of frames missed by the controller */
|
||||
|
||||
/* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
|
||||
#define ETH_DMACHTDR_HTDAP ((u32)0xFFFFFFFF) /* Host transmit descriptor address pointer */
|
||||
|
||||
/* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
|
||||
#define ETH_DMACHRDR_HRDAP ((u32)0xFFFFFFFF) /* Host receive descriptor address pointer */
|
||||
|
||||
/* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
|
||||
#define ETH_DMACHTBAR_HTBAP ((u32)0xFFFFFFFF) /* Host transmit buffer address pointer */
|
||||
|
||||
/* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
|
||||
#define ETH_DMACHRBAR_HRBAP ((u32)0xFFFFFFFF) /* Host receive buffer address pointer */
|
||||
|
||||
/******************************************************************************/
|
||||
/* Macros */
|
||||
/******************************************************************************/
|
||||
#define SET_BIT(REG, BIT) ((REG) |= (BIT))
|
||||
#define CLEAR_BIT(REG, BIT) ((REG) &= ~(BIT))
|
||||
#define READ_BIT(REG, BIT) ((REG) & (BIT))
|
||||
|
||||
/******************************************************************************/
|
||||
/* Peripheral memory map */
|
||||
/******************************************************************************/
|
||||
/* ETHERNET registers base address */
|
||||
#define ETH_BASE ((u32)0x40028000)
|
||||
#define ETH_MAC_BASE (ETH_BASE)
|
||||
#define ETH_MMC_BASE (ETH_BASE + 0x0100)
|
||||
#define ETH_PTP_BASE (ETH_BASE + 0x0700)
|
||||
#define ETH_DMA_BASE (ETH_BASE + 0x1000)
|
||||
|
||||
/******************************************************************************/
|
||||
/* Peripheral declaration */
|
||||
/******************************************************************************/
|
||||
|
||||
/*------------------------ Non Debug Mode ------------------------------------*/
|
||||
#ifndef ETH_DEBUG
|
||||
#ifdef _ETH_MAC
|
||||
#define ETH_MAC ((ETH_MAC_TypeDef *) ETH_MAC_BASE)
|
||||
#endif /*_ETH_MAC */
|
||||
|
||||
#ifdef _ETH_MMC
|
||||
#define ETH_MMC ((ETH_MMC_TypeDef *) ETH_MMC_BASE)
|
||||
#endif /*_ETH_MMC */
|
||||
|
||||
#ifdef _ETH_PTP
|
||||
#define ETH_PTP ((ETH_PTP_TypeDef *) ETH_PTP_BASE)
|
||||
#endif /*_ETH_PTP */
|
||||
|
||||
#ifdef _ETH_DMA
|
||||
#define ETH_DMA ((ETH_DMA_TypeDef *) ETH_DMA_BASE)
|
||||
#endif /*_ETH_DMA */
|
||||
|
||||
/*------------------------ Debug Mode ----------------------------------------*/
|
||||
#else /* ETH_DEBUG */
|
||||
#ifdef _ETH_MAC
|
||||
EXT ETH_MAC_TypeDef *ETH_MAC;
|
||||
#endif /*_ETH_MAC */
|
||||
|
||||
#ifdef _ETH_MMC
|
||||
EXT ETH_MMC_TypeDef *ETH_MMC;
|
||||
#endif /*_ETH_MMC */
|
||||
|
||||
#ifdef _ETH_PTP
|
||||
EXT ETH_PTP_TypeDef *ETH_PTP;
|
||||
#endif /*_ETH_PTP */
|
||||
|
||||
#ifdef _ETH_DMA
|
||||
EXT ETH_DMA_TypeDef *ETH_DMA;
|
||||
#endif /*_ETH_DMA */
|
||||
|
||||
#endif /* ETH_DEBUG */
|
||||
|
||||
/* Exported constants --------------------------------------------------------*/
|
||||
/* Exported macro ------------------------------------------------------------*/
|
||||
/* Exported functions ------------------------------------------------------- */
|
||||
|
||||
#endif /* __STM32FXXX_ETH_MAP_H */
|
||||
|
||||
/******************* (C) COPYRIGHT 2008 STMicroelectronics *****END OF FILE****/
|
Loading…
Add table
Add a link
Reference in a new issue