forked from len0rd/rockbox
Clean unused stuff out of thread.h and config.h and reorganize thread-pp.c to simplify the preprocessor blocks.
git-svn-id: svn://svn.rockbox.org/rockbox/trunk@26743 a1c6a512-1295-4272-9138-f99709370657
This commit is contained in:
parent
863891ce9a
commit
05ca8978c4
3 changed files with 309 additions and 416 deletions
|
|
@ -26,7 +26,21 @@
|
|||
#define IF_NO_SKIP_YIELD(...) __VA_ARGS__
|
||||
#endif
|
||||
|
||||
#if NUM_CORES > 1
|
||||
#if NUM_CORES == 1
|
||||
/* Single-core variants for FORCE_SINGLE_CORE */
|
||||
static inline void core_sleep(void)
|
||||
{
|
||||
sleep_core(CURRENT_CORE);
|
||||
enable_irq();
|
||||
}
|
||||
|
||||
/* Shared single-core build debugging version */
|
||||
void core_wake(void)
|
||||
{
|
||||
/* No wakey - core already wakey (because this is it) */
|
||||
}
|
||||
#else /* NUM_CORES > 1 */
|
||||
/** Model-generic PP dual-core code **/
|
||||
extern uintptr_t cpu_idlestackbegin[];
|
||||
extern uintptr_t cpu_idlestackend[];
|
||||
extern uintptr_t cop_idlestackbegin[];
|
||||
|
|
@ -37,23 +51,7 @@ static uintptr_t * const idle_stacks[NUM_CORES] =
|
|||
[COP] = cop_idlestackbegin
|
||||
};
|
||||
|
||||
#if CONFIG_CPU == PP5002
|
||||
/* Bytes to emulate the PP502x mailbox bits */
|
||||
struct core_semaphores
|
||||
{
|
||||
volatile uint8_t intend_wake; /* 00h */
|
||||
volatile uint8_t stay_awake; /* 01h */
|
||||
volatile uint8_t intend_sleep; /* 02h */
|
||||
volatile uint8_t unused; /* 03h */
|
||||
};
|
||||
|
||||
static struct core_semaphores core_semaphores[NUM_CORES] IBSS_ATTR;
|
||||
#endif /* CONFIG_CPU == PP5002 */
|
||||
|
||||
#endif /* NUM_CORES */
|
||||
|
||||
#if CONFIG_CORELOCK == SW_CORELOCK
|
||||
/* Software core locks using Peterson's mutual exclusion algorithm */
|
||||
/* Core locks using Peterson's mutual exclusion algorithm */
|
||||
|
||||
/*---------------------------------------------------------------------------
|
||||
* Initialize the corelock structure.
|
||||
|
|
@ -69,8 +67,7 @@ void corelock_init(struct corelock *cl)
|
|||
* Wait for the corelock to become free and acquire it when it does.
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
void corelock_lock(struct corelock *cl) __attribute__((naked));
|
||||
void corelock_lock(struct corelock *cl)
|
||||
void __attribute__((naked)) corelock_lock(struct corelock *cl)
|
||||
{
|
||||
/* Relies on the fact that core IDs are complementary bitmasks (0x55,0xaa) */
|
||||
asm volatile (
|
||||
|
|
@ -96,8 +93,7 @@ void corelock_lock(struct corelock *cl)
|
|||
* Try to aquire the corelock. If free, caller gets it, otherwise return 0.
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
int corelock_try_lock(struct corelock *cl) __attribute__((naked));
|
||||
int corelock_try_lock(struct corelock *cl)
|
||||
int __attribute__((naked)) corelock_try_lock(struct corelock *cl)
|
||||
{
|
||||
/* Relies on the fact that core IDs are complementary bitmasks (0x55,0xaa) */
|
||||
asm volatile (
|
||||
|
|
@ -125,8 +121,7 @@ int corelock_try_lock(struct corelock *cl)
|
|||
* Release ownership of the corelock
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
void corelock_unlock(struct corelock *cl) __attribute__((naked));
|
||||
void corelock_unlock(struct corelock *cl)
|
||||
void __attribute__((naked)) corelock_unlock(struct corelock *cl)
|
||||
{
|
||||
asm volatile (
|
||||
"mov r1, %0 \n" /* r1 = PROCESSOR_ID */
|
||||
|
|
@ -138,11 +133,9 @@ void corelock_unlock(struct corelock *cl)
|
|||
);
|
||||
(void)cl;
|
||||
}
|
||||
|
||||
#else /* C versions for reference */
|
||||
/*---------------------------------------------------------------------------
|
||||
* Wait for the corelock to become free and aquire it when it does.
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
|
||||
void corelock_lock(struct corelock *cl)
|
||||
{
|
||||
const unsigned int core = CURRENT_CORE;
|
||||
|
|
@ -158,10 +151,6 @@ void corelock_lock(struct corelock *cl)
|
|||
}
|
||||
}
|
||||
|
||||
/*---------------------------------------------------------------------------
|
||||
* Try to aquire the corelock. If free, caller gets it, otherwise return 0.
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
int corelock_try_lock(struct corelock *cl)
|
||||
{
|
||||
const unsigned int core = CURRENT_CORE;
|
||||
|
|
@ -179,256 +168,36 @@ int corelock_try_lock(struct corelock *cl)
|
|||
return 0;
|
||||
}
|
||||
|
||||
/*---------------------------------------------------------------------------
|
||||
* Release ownership of the corelock
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
void corelock_unlock(struct corelock *cl)
|
||||
{
|
||||
cl->myl[CURRENT_CORE] = 0;
|
||||
}
|
||||
#endif /* ASM / C selection */
|
||||
|
||||
#endif /* CONFIG_CORELOCK == SW_CORELOCK */
|
||||
|
||||
/*---------------------------------------------------------------------------
|
||||
* Put core in a power-saving state if waking list wasn't repopulated and if
|
||||
* no other core requested a wakeup for it to perform a task.
|
||||
* Do any device-specific inits for the threads and synchronize the kernel
|
||||
* initializations.
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
static void INIT_ATTR core_thread_init(unsigned int core)
|
||||
{
|
||||
if (core == CPU)
|
||||
{
|
||||
/* Wake up coprocessor and let it initialize kernel and threads */
|
||||
#ifdef CPU_PP502x
|
||||
#if NUM_CORES == 1
|
||||
static inline void core_sleep(void)
|
||||
{
|
||||
sleep_core(CURRENT_CORE);
|
||||
enable_irq();
|
||||
}
|
||||
#else
|
||||
static inline void core_sleep(unsigned int core)
|
||||
{
|
||||
#if 1
|
||||
asm volatile (
|
||||
"mov r0, #4 \n" /* r0 = 0x4 << core */
|
||||
"mov r0, r0, lsl %[c] \n"
|
||||
"str r0, [%[mbx], #4] \n" /* signal intent to sleep */
|
||||
"ldr r1, [%[mbx], #0] \n" /* && !(MBX_MSG_STAT & (0x10<<core)) ? */
|
||||
"tst r1, r0, lsl #2 \n"
|
||||
"moveq r1, #0x80000000 \n" /* Then sleep */
|
||||
"streq r1, [%[ctl], %[c], lsl #2] \n"
|
||||
"moveq r1, #0 \n" /* Clear control reg */
|
||||
"streq r1, [%[ctl], %[c], lsl #2] \n"
|
||||
"orr r1, r0, r0, lsl #2 \n" /* Signal intent to wake - clear wake flag */
|
||||
"str r1, [%[mbx], #8] \n"
|
||||
"1: \n" /* Wait for wake procedure to finish */
|
||||
"ldr r1, [%[mbx], #0] \n"
|
||||
"tst r1, r0, lsr #2 \n"
|
||||
"bne 1b \n"
|
||||
:
|
||||
: [ctl]"r"(&CPU_CTL), [mbx]"r"(MBX_BASE), [c]"r"(core)
|
||||
: "r0", "r1");
|
||||
#else /* C version for reference */
|
||||
/* Signal intent to sleep */
|
||||
MBX_MSG_SET = 0x4 << core;
|
||||
|
||||
/* Something waking or other processor intends to wake us? */
|
||||
if ((MBX_MSG_STAT & (0x10 << core)) == 0)
|
||||
{
|
||||
sleep_core(core);
|
||||
wake_core(core);
|
||||
MBX_MSG_CLR = 0x3f;
|
||||
#endif
|
||||
wake_core(COP);
|
||||
/* Sleep until COP has finished */
|
||||
sleep_core(CPU);
|
||||
}
|
||||
|
||||
/* Signal wake - clear wake flag */
|
||||
MBX_MSG_CLR = 0x14 << core;
|
||||
|
||||
/* Wait for other processor to finish wake procedure */
|
||||
while (MBX_MSG_STAT & (0x1 << core));
|
||||
#endif /* ASM/C selection */
|
||||
enable_irq();
|
||||
}
|
||||
#endif /* NUM_CORES */
|
||||
#elif CONFIG_CPU == PP5002
|
||||
#if NUM_CORES == 1
|
||||
static inline void core_sleep(void)
|
||||
{
|
||||
sleep_core(CURRENT_CORE);
|
||||
enable_irq();
|
||||
}
|
||||
#else
|
||||
/* PP5002 has no mailboxes - emulate using bytes */
|
||||
static inline void core_sleep(unsigned int core)
|
||||
{
|
||||
#if 1
|
||||
asm volatile (
|
||||
"mov r0, #1 \n" /* Signal intent to sleep */
|
||||
"strb r0, [%[sem], #2] \n"
|
||||
"ldrb r0, [%[sem], #1] \n" /* && stay_awake == 0? */
|
||||
"cmp r0, #0 \n"
|
||||
"bne 2f \n"
|
||||
/* Sleep: PP5002 crashes if the instruction that puts it to sleep is
|
||||
* located at 0xNNNNNNN0. 4/8/C works. This sequence makes sure
|
||||
* that the correct alternative is executed. Don't change the order
|
||||
* of the next 4 instructions! */
|
||||
"tst pc, #0x0c \n"
|
||||
"mov r0, #0xca \n"
|
||||
"strne r0, [%[ctl], %[c], lsl #2] \n"
|
||||
"streq r0, [%[ctl], %[c], lsl #2] \n"
|
||||
"nop \n" /* nop's needed because of pipeline */
|
||||
"nop \n"
|
||||
"nop \n"
|
||||
"2: \n"
|
||||
"mov r0, #0 \n" /* Clear stay_awake and sleep intent */
|
||||
"strb r0, [%[sem], #1] \n"
|
||||
"strb r0, [%[sem], #2] \n"
|
||||
"1: \n" /* Wait for wake procedure to finish */
|
||||
"ldrb r0, [%[sem], #0] \n"
|
||||
"cmp r0, #0 \n"
|
||||
"bne 1b \n"
|
||||
:
|
||||
: [sem]"r"(&core_semaphores[core]), [c]"r"(core),
|
||||
[ctl]"r"(&CPU_CTL)
|
||||
: "r0"
|
||||
);
|
||||
#else /* C version for reference */
|
||||
/* Signal intent to sleep */
|
||||
core_semaphores[core].intend_sleep = 1;
|
||||
|
||||
/* Something waking or other processor intends to wake us? */
|
||||
if (core_semaphores[core].stay_awake == 0)
|
||||
else
|
||||
{
|
||||
sleep_core(core);
|
||||
/* Wake the CPU and return */
|
||||
wake_core(CPU);
|
||||
}
|
||||
|
||||
/* Signal wake - clear wake flag */
|
||||
core_semaphores[core].stay_awake = 0;
|
||||
core_semaphores[core].intend_sleep = 0;
|
||||
|
||||
/* Wait for other processor to finish wake procedure */
|
||||
while (core_semaphores[core].intend_wake != 0);
|
||||
|
||||
/* Enable IRQ */
|
||||
#endif /* ASM/C selection */
|
||||
enable_irq();
|
||||
}
|
||||
#endif /* NUM_CORES */
|
||||
#endif /* PP CPU type */
|
||||
|
||||
/*---------------------------------------------------------------------------
|
||||
* Wake another processor core that is sleeping or prevent it from doing so
|
||||
* if it was already destined. FIQ, IRQ should be disabled before calling.
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
#if NUM_CORES == 1
|
||||
/* Shared single-core build debugging version */
|
||||
void core_wake(void)
|
||||
{
|
||||
/* No wakey - core already wakey */
|
||||
}
|
||||
#elif defined (CPU_PP502x)
|
||||
void core_wake(unsigned int othercore)
|
||||
{
|
||||
#if 1
|
||||
/* avoid r0 since that contains othercore */
|
||||
asm volatile (
|
||||
"mrs r3, cpsr \n" /* Disable IRQ */
|
||||
"orr r1, r3, #0x80 \n"
|
||||
"msr cpsr_c, r1 \n"
|
||||
"mov r2, #0x11 \n" /* r2 = (0x11 << othercore) */
|
||||
"mov r2, r2, lsl %[oc] \n" /* Signal intent to wake othercore */
|
||||
"str r2, [%[mbx], #4] \n"
|
||||
"1: \n" /* If it intends to sleep, let it first */
|
||||
"ldr r1, [%[mbx], #0] \n" /* (MSG_MSG_STAT & (0x4 << othercore)) != 0 ? */
|
||||
"eor r1, r1, #0xc \n"
|
||||
"tst r1, r2, lsr #2 \n"
|
||||
"ldr r1, [%[ctl], %[oc], lsl #2] \n" /* && (PROC_CTL(othercore) & PROC_SLEEP) == 0 ? */
|
||||
"tsteq r1, #0x80000000 \n"
|
||||
"beq 1b \n" /* Wait for sleep or wake */
|
||||
"tst r1, #0x80000000 \n" /* If sleeping, wake it */
|
||||
"movne r1, #0x0 \n"
|
||||
"strne r1, [%[ctl], %[oc], lsl #2] \n"
|
||||
"mov r1, r2, lsr #4 \n"
|
||||
"str r1, [%[mbx], #8] \n" /* Done with wake procedure */
|
||||
"msr cpsr_c, r3 \n" /* Restore IRQ */
|
||||
:
|
||||
: [ctl]"r"(&PROC_CTL(CPU)), [mbx]"r"(MBX_BASE),
|
||||
[oc]"r"(othercore)
|
||||
: "r1", "r2", "r3");
|
||||
#else /* C version for reference */
|
||||
/* Disable interrupts - avoid reentrancy from the tick */
|
||||
int oldlevel = disable_irq_save();
|
||||
|
||||
/* Signal intent to wake other processor - set stay awake */
|
||||
MBX_MSG_SET = 0x11 << othercore;
|
||||
|
||||
/* If it intends to sleep, wait until it does or aborts */
|
||||
while ((MBX_MSG_STAT & (0x4 << othercore)) != 0 &&
|
||||
(PROC_CTL(othercore) & PROC_SLEEP) == 0);
|
||||
|
||||
/* If sleeping, wake it up */
|
||||
if (PROC_CTL(othercore) & PROC_SLEEP)
|
||||
PROC_CTL(othercore) = 0;
|
||||
|
||||
/* Done with wake procedure */
|
||||
MBX_MSG_CLR = 0x1 << othercore;
|
||||
restore_irq(oldlevel);
|
||||
#endif /* ASM/C selection */
|
||||
}
|
||||
#elif CONFIG_CPU == PP5002
|
||||
/* PP5002 has no mailboxes - emulate using bytes */
|
||||
void core_wake(unsigned int othercore)
|
||||
{
|
||||
#if 1
|
||||
/* avoid r0 since that contains othercore */
|
||||
asm volatile (
|
||||
"mrs r3, cpsr \n" /* Disable IRQ */
|
||||
"orr r1, r3, #0x80 \n"
|
||||
"msr cpsr_c, r1 \n"
|
||||
"mov r1, #1 \n" /* Signal intent to wake other core */
|
||||
"orr r1, r1, r1, lsl #8 \n" /* and set stay_awake */
|
||||
"strh r1, [%[sem], #0] \n"
|
||||
"mov r2, #0x8000 \n"
|
||||
"1: \n" /* If it intends to sleep, let it first */
|
||||
"ldrb r1, [%[sem], #2] \n" /* intend_sleep != 0 ? */
|
||||
"cmp r1, #1 \n"
|
||||
"ldr r1, [%[st]] \n" /* && not sleeping ? */
|
||||
"tsteq r1, r2, lsr %[oc] \n"
|
||||
"beq 1b \n" /* Wait for sleep or wake */
|
||||
"tst r1, r2, lsr %[oc] \n"
|
||||
"ldrne r2, =0xcf004054 \n" /* If sleeping, wake it */
|
||||
"movne r1, #0xce \n"
|
||||
"strne r1, [r2, %[oc], lsl #2] \n"
|
||||
"mov r1, #0 \n" /* Done with wake procedure */
|
||||
"strb r1, [%[sem], #0] \n"
|
||||
"msr cpsr_c, r3 \n" /* Restore IRQ */
|
||||
:
|
||||
: [sem]"r"(&core_semaphores[othercore]),
|
||||
[st]"r"(&PROC_STAT),
|
||||
[oc]"r"(othercore)
|
||||
: "r1", "r2", "r3"
|
||||
);
|
||||
#else /* C version for reference */
|
||||
/* Disable interrupts - avoid reentrancy from the tick */
|
||||
int oldlevel = disable_irq_save();
|
||||
|
||||
/* Signal intent to wake other processor - set stay awake */
|
||||
core_semaphores[othercore].intend_wake = 1;
|
||||
core_semaphores[othercore].stay_awake = 1;
|
||||
|
||||
/* If it intends to sleep, wait until it does or aborts */
|
||||
while (core_semaphores[othercore].intend_sleep != 0 &&
|
||||
(PROC_STAT & PROC_SLEEPING(othercore)) == 0);
|
||||
|
||||
/* If sleeping, wake it up */
|
||||
if (PROC_STAT & PROC_SLEEPING(othercore))
|
||||
wake_core(othercore);
|
||||
|
||||
/* Done with wake procedure */
|
||||
core_semaphores[othercore].intend_wake = 0;
|
||||
restore_irq(oldlevel);
|
||||
#endif /* ASM/C selection */
|
||||
}
|
||||
#endif /* CPU type */
|
||||
|
||||
#if NUM_CORES > 1
|
||||
/*---------------------------------------------------------------------------
|
||||
* Switches to a stack that always resides in the Rockbox core.
|
||||
*
|
||||
|
|
@ -507,35 +276,266 @@ static void __attribute__((naked))
|
|||
"mov lr, pc \n"
|
||||
"bx r0 \n"
|
||||
"ldmfd sp!, { r4-r11, pc } \n" /* Restore non-volatile context to new core and return */
|
||||
".ltorg \n" /* Dump constant pool */
|
||||
: : "i"(IDLE_STACK_WORDS)
|
||||
);
|
||||
(void)core; (void)thread;
|
||||
}
|
||||
|
||||
/** PP-model-specific dual-core code **/
|
||||
|
||||
#if CONFIG_CPU == PP5002
|
||||
/* PP5002 has no mailboxes - Bytes to emulate the PP502x mailbox bits */
|
||||
struct core_semaphores
|
||||
{
|
||||
volatile uint8_t intend_wake; /* 00h */
|
||||
volatile uint8_t stay_awake; /* 01h */
|
||||
volatile uint8_t intend_sleep; /* 02h */
|
||||
volatile uint8_t unused; /* 03h */
|
||||
};
|
||||
|
||||
static struct core_semaphores core_semaphores[NUM_CORES] IBSS_ATTR;
|
||||
|
||||
#if 1 /* Select ASM */
|
||||
/*---------------------------------------------------------------------------
|
||||
* Do any device-specific inits for the threads and synchronize the kernel
|
||||
* initializations.
|
||||
* Put core in a power-saving state if waking list wasn't repopulated and if
|
||||
* no other core requested a wakeup for it to perform a task.
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
static void core_thread_init(unsigned int core) INIT_ATTR;
|
||||
static void core_thread_init(unsigned int core)
|
||||
static inline void core_sleep(unsigned int core)
|
||||
{
|
||||
if (core == CPU)
|
||||
{
|
||||
/* Wake up coprocessor and let it initialize kernel and threads */
|
||||
#ifdef CPU_PP502x
|
||||
MBX_MSG_CLR = 0x3f;
|
||||
#endif
|
||||
wake_core(COP);
|
||||
/* Sleep until COP has finished */
|
||||
sleep_core(CPU);
|
||||
}
|
||||
else
|
||||
{
|
||||
/* Wake the CPU and return */
|
||||
wake_core(CPU);
|
||||
}
|
||||
asm volatile (
|
||||
"mov r0, #1 \n" /* Signal intent to sleep */
|
||||
"strb r0, [%[sem], #2] \n"
|
||||
"ldrb r0, [%[sem], #1] \n" /* && stay_awake == 0? */
|
||||
"cmp r0, #0 \n"
|
||||
"bne 2f \n"
|
||||
/* Sleep: PP5002 crashes if the instruction that puts it to sleep is
|
||||
* located at 0xNNNNNNN0. 4/8/C works. This sequence makes sure
|
||||
* that the correct alternative is executed. Don't change the order
|
||||
* of the next 4 instructions! */
|
||||
"tst pc, #0x0c \n"
|
||||
"mov r0, #0xca \n"
|
||||
"strne r0, [%[ctl], %[c], lsl #2] \n"
|
||||
"streq r0, [%[ctl], %[c], lsl #2] \n"
|
||||
"nop \n" /* nop's needed because of pipeline */
|
||||
"nop \n"
|
||||
"nop \n"
|
||||
"2: \n"
|
||||
"mov r0, #0 \n" /* Clear stay_awake and sleep intent */
|
||||
"strb r0, [%[sem], #1] \n"
|
||||
"strb r0, [%[sem], #2] \n"
|
||||
"1: \n" /* Wait for wake procedure to finish */
|
||||
"ldrb r0, [%[sem], #0] \n"
|
||||
"cmp r0, #0 \n"
|
||||
"bne 1b \n"
|
||||
:
|
||||
: [sem]"r"(&core_semaphores[core]), [c]"r"(core),
|
||||
[ctl]"r"(&CPU_CTL)
|
||||
: "r0"
|
||||
);
|
||||
enable_irq();
|
||||
}
|
||||
#endif /* NUM_CORES */
|
||||
|
||||
/*---------------------------------------------------------------------------
|
||||
* Wake another processor core that is sleeping or prevent it from doing so
|
||||
* if it was already destined. FIQ, IRQ should be disabled before calling.
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
void core_wake(unsigned int othercore)
|
||||
{
|
||||
/* avoid r0 since that contains othercore */
|
||||
asm volatile (
|
||||
"mrs r3, cpsr \n" /* Disable IRQ */
|
||||
"orr r1, r3, #0x80 \n"
|
||||
"msr cpsr_c, r1 \n"
|
||||
"mov r1, #1 \n" /* Signal intent to wake other core */
|
||||
"orr r1, r1, r1, lsl #8 \n" /* and set stay_awake */
|
||||
"strh r1, [%[sem], #0] \n"
|
||||
"mov r2, #0x8000 \n"
|
||||
"1: \n" /* If it intends to sleep, let it first */
|
||||
"ldrb r1, [%[sem], #2] \n" /* intend_sleep != 0 ? */
|
||||
"cmp r1, #1 \n"
|
||||
"ldr r1, [%[st]] \n" /* && not sleeping ? */
|
||||
"tsteq r1, r2, lsr %[oc] \n"
|
||||
"beq 1b \n" /* Wait for sleep or wake */
|
||||
"tst r1, r2, lsr %[oc] \n"
|
||||
"ldrne r2, =0xcf004054 \n" /* If sleeping, wake it */
|
||||
"movne r1, #0xce \n"
|
||||
"strne r1, [r2, %[oc], lsl #2] \n"
|
||||
"mov r1, #0 \n" /* Done with wake procedure */
|
||||
"strb r1, [%[sem], #0] \n"
|
||||
"msr cpsr_c, r3 \n" /* Restore IRQ */
|
||||
:
|
||||
: [sem]"r"(&core_semaphores[othercore]),
|
||||
[st]"r"(&PROC_STAT),
|
||||
[oc]"r"(othercore)
|
||||
: "r1", "r2", "r3"
|
||||
);
|
||||
}
|
||||
|
||||
#else /* C version for reference */
|
||||
|
||||
static inline void core_sleep(unsigned int core)
|
||||
{
|
||||
/* Signal intent to sleep */
|
||||
core_semaphores[core].intend_sleep = 1;
|
||||
|
||||
/* Something waking or other processor intends to wake us? */
|
||||
if (core_semaphores[core].stay_awake == 0)
|
||||
{
|
||||
sleep_core(core);
|
||||
}
|
||||
|
||||
/* Signal wake - clear wake flag */
|
||||
core_semaphores[core].stay_awake = 0;
|
||||
core_semaphores[core].intend_sleep = 0;
|
||||
|
||||
/* Wait for other processor to finish wake procedure */
|
||||
while (core_semaphores[core].intend_wake != 0);
|
||||
|
||||
/* Enable IRQ */
|
||||
enable_irq();
|
||||
}
|
||||
|
||||
void core_wake(unsigned int othercore)
|
||||
{
|
||||
/* Disable interrupts - avoid reentrancy from the tick */
|
||||
int oldlevel = disable_irq_save();
|
||||
|
||||
/* Signal intent to wake other processor - set stay awake */
|
||||
core_semaphores[othercore].intend_wake = 1;
|
||||
core_semaphores[othercore].stay_awake = 1;
|
||||
|
||||
/* If it intends to sleep, wait until it does or aborts */
|
||||
while (core_semaphores[othercore].intend_sleep != 0 &&
|
||||
(PROC_STAT & PROC_SLEEPING(othercore)) == 0);
|
||||
|
||||
/* If sleeping, wake it up */
|
||||
if (PROC_STAT & PROC_SLEEPING(othercore))
|
||||
wake_core(othercore);
|
||||
|
||||
/* Done with wake procedure */
|
||||
core_semaphores[othercore].intend_wake = 0;
|
||||
restore_irq(oldlevel);
|
||||
}
|
||||
#endif /* ASM/C selection */
|
||||
|
||||
#elif defined (CPU_PP502x)
|
||||
|
||||
#if 1 /* Select ASM */
|
||||
/*---------------------------------------------------------------------------
|
||||
* Put core in a power-saving state if waking list wasn't repopulated and if
|
||||
* no other core requested a wakeup for it to perform a task.
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
static inline void core_sleep(unsigned int core)
|
||||
{
|
||||
asm volatile (
|
||||
"mov r0, #4 \n" /* r0 = 0x4 << core */
|
||||
"mov r0, r0, lsl %[c] \n"
|
||||
"str r0, [%[mbx], #4] \n" /* signal intent to sleep */
|
||||
"ldr r1, [%[mbx], #0] \n" /* && !(MBX_MSG_STAT & (0x10<<core)) ? */
|
||||
"tst r1, r0, lsl #2 \n"
|
||||
"moveq r1, #0x80000000 \n" /* Then sleep */
|
||||
"streq r1, [%[ctl], %[c], lsl #2] \n"
|
||||
"moveq r1, #0 \n" /* Clear control reg */
|
||||
"streq r1, [%[ctl], %[c], lsl #2] \n"
|
||||
"orr r1, r0, r0, lsl #2 \n" /* Signal intent to wake - clear wake flag */
|
||||
"str r1, [%[mbx], #8] \n"
|
||||
"1: \n" /* Wait for wake procedure to finish */
|
||||
"ldr r1, [%[mbx], #0] \n"
|
||||
"tst r1, r0, lsr #2 \n"
|
||||
"bne 1b \n"
|
||||
:
|
||||
: [ctl]"r"(&CPU_CTL), [mbx]"r"(MBX_BASE), [c]"r"(core)
|
||||
: "r0", "r1");
|
||||
enable_irq();
|
||||
}
|
||||
|
||||
/*---------------------------------------------------------------------------
|
||||
* Wake another processor core that is sleeping or prevent it from doing so
|
||||
* if it was already destined. FIQ, IRQ should be disabled before calling.
|
||||
*---------------------------------------------------------------------------
|
||||
*/
|
||||
void core_wake(unsigned int othercore)
|
||||
{
|
||||
/* avoid r0 since that contains othercore */
|
||||
asm volatile (
|
||||
"mrs r3, cpsr \n" /* Disable IRQ */
|
||||
"orr r1, r3, #0x80 \n"
|
||||
"msr cpsr_c, r1 \n"
|
||||
"mov r2, #0x11 \n" /* r2 = (0x11 << othercore) */
|
||||
"mov r2, r2, lsl %[oc] \n" /* Signal intent to wake othercore */
|
||||
"str r2, [%[mbx], #4] \n"
|
||||
"1: \n" /* If it intends to sleep, let it first */
|
||||
"ldr r1, [%[mbx], #0] \n" /* (MSG_MSG_STAT & (0x4 << othercore)) != 0 ? */
|
||||
"eor r1, r1, #0xc \n"
|
||||
"tst r1, r2, lsr #2 \n"
|
||||
"ldr r1, [%[ctl], %[oc], lsl #2] \n" /* && (PROC_CTL(othercore) & PROC_SLEEP) == 0 ? */
|
||||
"tsteq r1, #0x80000000 \n"
|
||||
"beq 1b \n" /* Wait for sleep or wake */
|
||||
"tst r1, #0x80000000 \n" /* If sleeping, wake it */
|
||||
"movne r1, #0x0 \n"
|
||||
"strne r1, [%[ctl], %[oc], lsl #2] \n"
|
||||
"mov r1, r2, lsr #4 \n"
|
||||
"str r1, [%[mbx], #8] \n" /* Done with wake procedure */
|
||||
"msr cpsr_c, r3 \n" /* Restore IRQ */
|
||||
:
|
||||
: [ctl]"r"(&PROC_CTL(CPU)), [mbx]"r"(MBX_BASE),
|
||||
[oc]"r"(othercore)
|
||||
: "r1", "r2", "r3");
|
||||
}
|
||||
|
||||
#else /* C version for reference */
|
||||
|
||||
static inline void core_sleep(unsigned int core)
|
||||
{
|
||||
/* Signal intent to sleep */
|
||||
MBX_MSG_SET = 0x4 << core;
|
||||
|
||||
/* Something waking or other processor intends to wake us? */
|
||||
if ((MBX_MSG_STAT & (0x10 << core)) == 0)
|
||||
{
|
||||
sleep_core(core);
|
||||
wake_core(core);
|
||||
}
|
||||
|
||||
/* Signal wake - clear wake flag */
|
||||
MBX_MSG_CLR = 0x14 << core;
|
||||
|
||||
/* Wait for other processor to finish wake procedure */
|
||||
while (MBX_MSG_STAT & (0x1 << core));
|
||||
enable_irq();
|
||||
}
|
||||
|
||||
void core_wake(unsigned int othercore)
|
||||
{
|
||||
/* Disable interrupts - avoid reentrancy from the tick */
|
||||
int oldlevel = disable_irq_save();
|
||||
|
||||
/* Signal intent to wake other processor - set stay awake */
|
||||
MBX_MSG_SET = 0x11 << othercore;
|
||||
|
||||
/* If it intends to sleep, wait until it does or aborts */
|
||||
while ((MBX_MSG_STAT & (0x4 << othercore)) != 0 &&
|
||||
(PROC_CTL(othercore) & PROC_SLEEP) == 0);
|
||||
|
||||
/* If sleeping, wake it up */
|
||||
if (PROC_CTL(othercore) & PROC_SLEEP)
|
||||
PROC_CTL(othercore) = 0;
|
||||
|
||||
/* Done with wake procedure */
|
||||
MBX_MSG_CLR = 0x1 << othercore;
|
||||
restore_irq(oldlevel);
|
||||
}
|
||||
#endif /* ASM/C selection */
|
||||
|
||||
#endif /* CPU_PPxxxx */
|
||||
|
||||
/* Keep constant pool in range of inline ASM */
|
||||
static void __attribute__((naked, used)) dump_ltorg(void)
|
||||
{
|
||||
asm volatile (".ltorg");
|
||||
}
|
||||
|
||||
#endif /* NUM_CORES */
|
||||
|
|
|
|||
Loading…
Add table
Add a link
Reference in a new issue